TPS723 200-mA, Low-Noise, High-PSRR,
Negative Output Low-Dropout Linear Regulators

1 Features

- Ultralow noise: 60 $\mu$V$_{\text{RMS}}$ typical
- High PSRR: 65 dB typical at 1 kHz
- Low dropout voltage: 280 mV typical at 200 mA, 2.5 V
- Available in –2.5-V and adjustable (–1.2 V to –10 V) versions
- Stable with a 2.2-$\mu$F ceramic output capacitor
- Less than 2-$\mu$A typical quiescent current in shutdown mode
- 2% overall accuracy (line, load, temperature)
- Thermal and over-current protection
- Packages:
  - SOT23-5 (DBV)
  - SOT23-5 (DDC)
  - WSON-6 (DRV)
- Operating junction temperature range: –40°C to 125°C

2 Applications

- Optical modules
- Semiconductor manufacturing
- Medical accessories
- Oscilloscopes
- Active antenna system mMIMO (AAS)

3 Description

The TPS723 low-dropout (LDO) negative voltage regulator offers an ideal combination of features to support low noise applications. This device is capable of operating with input voltages from –10 V to –2.7 V, and support outputs from –10 V to –1.2 V. This regulator is stable with small, low-cost ceramic capacitors, and include enable (EN) and noise reduction (NR) functions. Thermal short-circuit and over-current protections are provided by internal detection and shutdown logic. High PSRR (65 dB at 1 kHz) and low noise (60 $\mu$V$_{\text{RMS}}$) make the TPS723 ideal for low-noise applications.

The TPS723 uses a precision voltage reference to achieve 2% overall accuracy over load, line, and temperature variations. Available in a small SOT23-5 package, the TPS723 is fully specified over a temperature range of –40°C to 125°C.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE$^{(2)}$</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS723</td>
<td>SOT-23 (5)</td>
<td>2.90 mm x 1.60 mm</td>
</tr>
<tr>
<td></td>
<td>SOT (5)</td>
<td>2.90 mm x 1.60 mm</td>
</tr>
<tr>
<td></td>
<td>WSON (6)</td>
<td>2.00 mm x 2.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) The two SOT23 packages are identical in size, but the SOT package is thinner.

Typical Application Circuit
Table of Contents

1 Features ................................................................. 1
2 Applications .......................................................... 1
3 Description ............................................................ 1
4 Revision History ...................................................... 2
5 Pin Configuration and Functions .............................. 3
6 Specifications ........................................................ 4
  6.1 Absolute Maximum Ratings ................................. 4
  6.2 ESD Ratings .......................................................... 4
  6.3 Recommended Operating Conditions .................... 4
  6.4 Thermal Information ............................................. 4
  6.5 Electrical Characteristics ..................................... 5
  6.6 Typical Characteristics ......................................... 6
7 Detailed Description .................................................. 11
  7.1 Overview ............................................................... 11
  7.2 Functional Block Diagrams ................................. 11
  7.3 Feature Description .............................................. 12
  7.4 Device Functional Modes ..................................... 12
8 Application and Implementation ............................. 13
  8.1 Application Information ....................................... 13
  8.2 Typical Application ............................................... 13
  8.3 What to Do and What Not to Do ............................ 14
9 Power Supply Recommendations ........................... 15
10 Layout ................................................................. 15
  10.1 Layout Guidelines .............................................. 15
  10.2 Layout Example .................................................. 15
11 Device and Documentation Support ....................... 16
  11.1 Device Support .................................................... 16
  11.2 Receiving Notification of Documentation Updates .. 16
  11.3 Support Resources ............................................ 16
  11.4 Trademarks ....................................................... 16
  11.5 Electrostatic Discharge Caution ......................... 16
  11.6 Glossary ........................................................... 16
12 Mechanical, Packaging, and Orderable Information .............................................................................. 16

4 Revision History

Changes from Revision C (September 2014) to Revision D Page

• Added DRV package to document ................................................................. 1
• Changed Applications section to link to end equipment .................................. 1

Changes from Revision B (July 2007) to Revision C Page

• Changed format to meet latest data sheet standards; added new sections, and moved existing sections .................. 1
• Added bullet item for DDC package to Features list ........................................ 1
• Revised Device Information table to include SOT-5 package ............................ 1
• Updated Typical Application Circuit to show SOT-5 (DDC) package pin configuration ........................................ 1
• Added pin configuration drawings .................................................................. 3
• Deleted Dissipation Ratings table; see Thermal Information ............................ 4
• Changed y-axis title in Figure 11 to Feedback Current from Supply Current .......... 6
• Reworded second paragraph in Current Limit subsection ........................... 12

Changes from Revision A (June 2007) to Revision B Page

• Added second paragraph in Current Limit subsection ................................... 12
• Changed equation shown in Figure 27 .................................................................. 13

Changes from Original (September 2003) to Revision A Page

• Changed document format to correspond to current product line standards .................. 1
• Removed Output Voltage vs Output Current graph (original Fig 2) .......................... 6
5 Pin Configuration and Functions

### Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>NO.</td>
<td>DBV, DDC</td>
</tr>
<tr>
<td>GND</td>
<td>1</td>
<td>5</td>
</tr>
<tr>
<td>IN</td>
<td>2</td>
<td>6</td>
</tr>
<tr>
<td>EN</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>NR</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>FB</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>OUT</td>
<td>5</td>
<td>1</td>
</tr>
<tr>
<td>N/C</td>
<td>—</td>
<td>3</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)\(^{(1)(2)}\)

<table>
<thead>
<tr>
<th>Voltage</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN</td>
<td>−11</td>
<td>+0.3</td>
<td>V</td>
</tr>
<tr>
<td>NR</td>
<td>−11</td>
<td>+5.5</td>
<td></td>
</tr>
<tr>
<td>EN</td>
<td>−(V_i)</td>
<td>+5.5</td>
<td></td>
</tr>
<tr>
<td>OUT</td>
<td>−11</td>
<td>+0.3</td>
<td></td>
</tr>
</tbody>
</table>

| Current          | OUT  | Internally limited | A    |
| Output short-circuit duration |     |                   |
| Continuous total power dissipation | See Thermal Information table |
| Operating junction temperature, \(T_J\) | −65  | 150  | °C   |
| Storage temperature, \(T_{stg}\) | −65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{(ESD)})</td>
<td>Electrostatic discharge</td>
</tr>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>±1000</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>±500</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_i)</td>
<td>Input supply voltage range</td>
<td>−10</td>
<td>−2.7</td>
</tr>
<tr>
<td>(I_O)</td>
<td>Output current</td>
<td>0</td>
<td>200</td>
</tr>
<tr>
<td>(T_J)</td>
<td>Operating junction temperature</td>
<td>−40</td>
<td>125</td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>TPS723</th>
</tr>
</thead>
<tbody>
<tr>
<td>DBV (SOT23)</td>
<td>DDC (SOT23)</td>
</tr>
<tr>
<td>5 PINS</td>
<td>5 PINS</td>
</tr>
<tr>
<td>(R_{UA})</td>
<td>Junction-to-ambient thermal resistance</td>
</tr>
<tr>
<td>(R_{UJC(top)})</td>
<td>Junction-to-case (top) thermal resistance</td>
</tr>
<tr>
<td>(R_{UB})</td>
<td>Junction-to-board thermal resistance</td>
</tr>
<tr>
<td>(\psi_{JT})</td>
<td>Junction-to-top characterization parameter</td>
</tr>
<tr>
<td>(\psi_{JB})</td>
<td>Junction-to-board characterization parameter</td>
</tr>
<tr>
<td>(R_{UJC(bot)})</td>
<td>Junction-to-case (bottom) thermal resistance</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.
### 6.5 Electrical Characteristics

Over operating junction temperature range, \( V_I = V_{O(NOM)} - 0.5 \) V, \( I_O = 1 \) mA, \( V_{EN} = 1.5 \) V, \( C_O = 2.2 \) \( \mu F \), and \( C_{NR} = 0.01 \) \( \mu F \), unless otherwise noted. Typical values are at \( T_J = 25^\circ C \).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_I ) Input voltage range(^{(1)} )</td>
<td>TPS72301 ( T_J = 25^\circ C )</td>
<td>–10</td>
<td>–2.7</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{FB} ) Feedback reference voltage</td>
<td>TPS72301 ( T_J = 25^\circ C )</td>
<td>–1.210</td>
<td>–1.186</td>
<td>–1.162</td>
<td>V</td>
</tr>
<tr>
<td>( V_O ) Output voltage range</td>
<td>TPS72301 ( T_J = 25^\circ C )</td>
<td>–10 + ( V_{DO} )</td>
<td>( V_{FB} )</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Accuracy ( \Delta V(O(VI)) ) Line regulation</td>
<td>TPS72325 vs ( V_I/I_O/T )</td>
<td>–10 V ≤ ( V_I ) ≤ ( V_O ) – 0.5 V, ( 10 \mu A ≤ I_O ≤ 200 ) mA</td>
<td>–3%</td>
<td>( ±1 )</td>
<td>2%</td>
</tr>
<tr>
<td>Dropout voltage at ( V_O = 0.96 \times V_{O(NOM)} )</td>
<td>TPS72325</td>
<td>( I_O = 200 ) mA</td>
<td>280</td>
<td>500</td>
<td>mV</td>
</tr>
<tr>
<td>( I_{(LIM)} ) Current limit</td>
<td>( V_O = 0.85 \times V_{O(NOM)} )</td>
<td>300</td>
<td>550</td>
<td>800</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{(GND)} ) Ground pin current</td>
<td>( I_O = 0 ) mA (( I_Q )), –10 V ≤ ( V_I ) ≤ ( V_O ) – 0.5 V</td>
<td>130</td>
<td>200</td>
<td>( \mu A )</td>
<td></td>
</tr>
<tr>
<td>Shutdown ground pin current</td>
<td>( I_O = 200 ) mA, –10 V ≤ ( V_I ) ≤ ( V_O ) – 0.5 V</td>
<td>350</td>
<td>500</td>
<td>( \mu A )</td>
<td></td>
</tr>
<tr>
<td>( I_{(SHDN)} ) Feedback pin current</td>
<td>–0.4 V ≤ ( V_{EN} ) ≤ 0.4 V, –10 V ≤ ( V_I ) ≤ ( V_O ) – 0.5 V</td>
<td>0.1</td>
<td>2.0</td>
<td>( \mu A )</td>
<td></td>
</tr>
<tr>
<td>( I_{(FB)} ) Feedback pin current</td>
<td>–10 V ≤ ( V_I ) ≤ ( V_O ) – 0.5 V</td>
<td>0.05</td>
<td>1.0</td>
<td>( \mu A )</td>
<td></td>
</tr>
<tr>
<td>( \Delta V(O(VI)) ) Line regulation</td>
<td>TPS72301 vs ( V_I/I_O/T )</td>
<td>–10 V ≤ ( V_I ) ≤ ( V_O ) – 0.5 V</td>
<td>0.04</td>
<td>% ( \mu A )</td>
<td></td>
</tr>
<tr>
<td>( \Delta V(O(I_O)) ) Load regulation</td>
<td>0 mA ≤ ( I_O ) ≤ 200 mA</td>
<td>0.002</td>
<td>% ( \mu A )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_R ) Output noise voltage</td>
<td>TPS72325</td>
<td>( C_O = 10 ) ( \mu F ), 10 Hz to 100 kHz, ( I_O = 200 ) mA</td>
<td>60</td>
<td>( \mu V ) ( \text{RMS} )</td>
<td></td>
</tr>
<tr>
<td>( I_{STR} ) Startup time</td>
<td>( V_O = –2.5 ) V, ( C_O = 1 ) ( \mu F ), ( R_L = 25 ) ( \Omega )</td>
<td>1</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{EN(HI)} ) Enable threshold positive</td>
<td></td>
<td>1.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{EN(LO)} ) Enable threshold negative</td>
<td></td>
<td>–1.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{DIS(HI)} ) Disable threshold positive</td>
<td></td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{DIS(LO)} ) Disable threshold negative</td>
<td></td>
<td>–0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{EN} ) Enable pin current</td>
<td>( –10 ) V ≤ ( V_I ) ≤ ( V_O ) – 0.5 V, ( –10 \leq V_{EN} \leq \pm 0.5 ) V</td>
<td>0.1</td>
<td>2.0</td>
<td>( \mu A )</td>
<td></td>
</tr>
<tr>
<td>( T_{sd} ) Thermal shutdown temperature</td>
<td>Shutdown, temperature increasing</td>
<td>–165</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_J ) Operating junction temperature</td>
<td>Reset, temperature decreasing</td>
<td>145</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

\(^{(1)} \) Maximum \( V_I = (V_O – V_{DO}) \) or –2.7 V, whichever is more negative.
6.6 Typical Characteristics

TPS72325 at \( V_I = V_{O(NOM)} - 0.5 \) V, \( I_O = 1 \) mA, \( V_{EN} = 1.5 \) V, \( C_O = 2.2 \) \( \mu F \), and \( C_{NR} = 0.01 \) \( \mu F \), unless otherwise noted.

---

**Figure 1. Output Voltage vs Input Voltage**

![Output Voltage vs Input Voltage](image1)

**Figure 2. Output Voltage vs Ambient Temperature**

![Output Voltage vs Ambient Temperature](image2)

**Figure 3. TPS72301 Dropout Voltage vs Input Voltage**

![Dropout Voltage vs Input Voltage](image3)

**Figure 4. Dropout Voltage vs Output Current**

![Dropout Voltage vs Output Current](image4)

**Figure 5. TPS72325 Dropout Voltage vs Junction Temperature**

![Dropout Voltage vs Junction Temperature](image5)

**Figure 6. Ground Current vs Input Voltage**

![Ground Current vs Input Voltage](image6)
Typical Characteristics (continued)

TPS72325 at $V_i = V_{O(NOM)} = 0.5 \, V$, $I_O = 1 \, mA$, $V_{EN} = 1.5 \, V$, $C_O = 2.2 \, \mu F$, and $C_{NR} = 0.01 \, \mu F$, unless otherwise noted.

Figure 7. Ground Current vs Output Current

Figure 8. Ground Current vs Junction Temperature

Figure 9. TPS72325 Current Limit vs Junction Temperature

Figure 10. Standby Current vs Junction Temperature

Figure 11. TPS72301 Feedback Pin Current vs Junction Temperature

Figure 12. Enable Pin Current vs Junction Temperature
Typical Characteristics (continued)

TPS72325 at \(V_i = V_{O,NOM} - 0.5\) V, \(I_O = 1\) mA, \(V_{EN} = 1.5\) V, \(C_O = 2.2\) μF, and \(C_{NR} = 0.01\) μF, unless otherwise noted.

![Figure 13. Line And Load Regulation vs Junction Temperature](image1.png)

![Figure 14. TPS7301 Minimum Required Input Voltage vs Output Voltage](image2.png)

![Figure 15. TPS72325 Line Transient Response](image3.png)

![Figure 16. TPS72325 Load Transient Response](image4.png)

![Figure 17. TPS72325 Load Transient Response](image5.png)

![Figure 18. TPS72325 Start-Up Response](image6.png)
Typical Characteristics (continued)

TPS72325 at $V_i = V_{ONOM} = 0.5 \text{ V}$, $I_O = 1 \text{ mA}$, $V_{EN} = 1.5 \text{ V}$, $C_O = 2.2 \mu\text{F}$, and $C_{NR} = 0.01 \mu\text{F}$, unless otherwise noted.

![Figure 19. TPS72325 Start-Up Response](image1)

![Figure 20. TPS72325 Power-Up/Power-Down](image2)

![Figure 21. TPS72325 Total Noise vs $C_{NR}$ (10 Hz to 100 kHz)](image3)

![Figure 22. TPS72325 Output Noise vs Time](image4)

![Figure 23. TPS72325 Noise Spectral Density vs Frequency](image5)

![Figure 24. TPS72325 Noise Spectral Density vs Frequency](image6)
**Typical Characteristics (continued)**

TPS72325 at $V_I = V_{O(NOM)} = 0.5 \, V$, $I_O = 1 \, mA$, $V_{EN} = 1.5 \, V$, $C_O = 2.2 \, \mu F$, and $C_{NR} = 0.01 \, \mu F$, unless otherwise noted.

![Figure 25. PSRR vs Frequency](image1)

![Figure 26. PSRR vs Frequency](image2)
7 Detailed Description

7.1 Overview

The TPS723 is a low-dropout, negative linear voltage regulator with a rated current of 200 mA. It is offered in trimmed output voltages between −1.5 V and −5.2 V and as an adjustable regulator from −1.2 V to −10 V. The device features very low noise and high power-supply rejection ratio (PSRR), making the TPS723 ideal for high-sensitivity analog and RF applications. A shutdown mode is available, reducing ground current to 2–μA maximum over temperature and process.

7.2 Functional Block Diagrams
7.3 Feature Description

7.3.1 Current Limit

The TPS723 has internal circuitry that monitors and limits output current to protect the regulator from damage under all load conditions. When output current reaches the output current limit (550 mA typical), protection circuitry turns on, reducing output voltage to ensure that current does not increase. See Figure 9 in the Typical Characteristics section.

Do not drive the output more than 0.3 V above the input. An output voltage more than 0.3 V above the input voltage biases the body diode in the pass FET, and allows current to flow from the output to the input. This current is not limited by the device. If this condition is expected, make sure to externally limit the reverse current.

7.3.2 Enable

The enable pin is active above +1.5 V and below –1.5 V, allowing it to be controlled by a standard TTL signal or by connection to \( V_I \) if not used. When driven to GND most internal circuitry is turned off, putting the TPS723 into shutdown mode, drawing 2-\( \mu \)A maximum ground current.

7.4 Device Functional Modes

Driving EN over 1.5 V or below –1.5 V turns on the regulator. Driving EN between –1.5 V and +1.5 V puts the regulator into shutdown mode, thus reducing the operating current to 100 nA, nominal.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
The TPS723 LDO regulator provides high PSRR and low noise. These features make the device a good fit for high-sensitivity analog and RF applications.

8.2 Typical Application
The TPS72301 allows designers to specify any output voltage from –10 V to –1.2 V. As shown in the application circuit in Figure 27, an external resistor divider is used to scale the output voltage (\(V_{O}\)) to the reference voltage. For best accuracy, use precision resistors for R1 and R2. Use the equations in Figure 27 to determine the values for the resistor divider.

\[
V_{OUT} = -1.186 \left(1 + \frac{R1}{R2}\right)
\]

\(R1 + R2 \approx 100k\Omega\)

![Figure 27. TPS72301 Adjustable LDO Regulator Programming](image)

8.2.1 Design Requirements

8.2.1.1 Capacitor Selection for Stability
Appropriate input and output capacitors should be used for the intended application. The TPS723 only requires a 2.2-μF ceramic output capacitor to be used for stable operation. Both the capacitor value and equivalent series resistance (ESR) affect stability, output noise, PSRR, and transient response. For typical applications, a 2.2-μF ceramic output capacitor located close to the regulator is sufficient.

8.2.1.2 Output Noise
Without external bypassing, output noise of the TPS723 from 10 Hz to 100 kHz is 200 μV_{RMS} typical. The dominant contributor to output noise is the internal bandgap reference. Adding an external 0.01-μF capacitor to ground reduces noise to 60 μV_{RMS}. Best noise performance is achieved using appropriate low ESR capacitors for bypassing noise at the NR and OUT pins. See Figure 21 in the Typical Characteristics section.

8.2.1.3 Power-Supply Rejection
The TPS723 offers a very high PSRR for applications with noisy input sources or highly sensitive output supply lines. For best PSRR, use high-quality input and output capacitors.

8.2.2 Detailed Design Procedure
Select the desired device based on the output voltage.
Provide an input supply with adequate headroom to account for dropout and output current to account for the GND terminal current, and power the load.
Typical Application (continued)

8.2.3 Application Curves

8.3 What to Do and What Not to Do

Do place at least one 2.2-\( \mu \)F ceramic capacitor as close as possible to the OUT terminal of the regulator.

Do not place the output capacitor more than 10 mm away from the regulator.

Do connect a 0.1-\( \mu \)F to 2.2-\( \mu \)F low ESR capacitor across the IN terminal and GND input of the regulator.

Do not exceed the absolute maximum ratings.
9 Power Supply Recommendations

These devices are designed to operate from an input voltage supply range between –10 V and –2.7 V. The input voltage range must provide adequate headroom in order for the device to have a regulated output. This input supply must be well-regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

10 Layout

10.1 Layout Guidelines

To improve ac performance (such as PSRR, output noise, and transient response), design the board with separate ground planes for \( V_I \) and \( V_O \), with each ground plane connected only at the GND pin of the device. In addition, connect the bypass capacitor directly to the GND pin of the device.

10.1.1 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the head from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the Thermal Information table near the front of this data sheet. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 1:

\[
P_D = (V_{IN} - V_{OUT}) \cdot I_{OUT}
\]

10.1.2 Thermal Protection

As protection from damage due to excessive junction temperatures, the TPS723 has internal protection circuitry. When junction temperature reaches approximately 165°C, the output device is turned off. After the device has cooled to 145°C, the output device is enabled, allowing normal operation. For reliable operation, design is for worst-case junction temperature of \( \leq 125°C \) taking into account worst-case ambient temperature and load conditions.

10.2 Layout Example

![Example Layout](image-url)
11 Device and Documentation Support

11.1 Device Support

11.1.1 Development Support

11.1.1.1 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS723xx is available through the product folders under Simulation Models.

11.1.2 Device Nomenclature

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>VOUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS723xx yyy z</td>
<td>XX is nominal output voltage (for example, 25 = 2.5 V, 01 = Adjustable). YYY is package designator. Z is package quantity.</td>
</tr>
</tbody>
</table>

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

11.5 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead finish/ Ball material (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS72301DBVR</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T08I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72301DBVRG4</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T08I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72301DBVT</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T08I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72301DBVTG4</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T08I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72301DDCR</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>T08I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72301DDCT</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>5</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>T08I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72301DRVR</td>
<td>ACTIVE</td>
<td>WSON</td>
<td>DRV</td>
<td>6</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>1TLM</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72301DRVT</td>
<td>ACTIVE</td>
<td>WSON</td>
<td>DRV</td>
<td>6</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>1TLM</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72325DBVR</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T02I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72325DBVRG4</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T02I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72325DBVT</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T02I</td>
<td>Samples</td>
</tr>
<tr>
<td>TPS72325DBVTG4</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>RoHS &amp; Green</td>
<td>NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>T02I</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as “Pb-Free”.
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TPS723:

- Automotive : TPS723-Q1

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
## TAPE AND REEL INFORMATION

### TAPE DIMENSIONS

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

### REEL DIMENSIONS

- **Reel Diameter**
- **Reel Width (W1)**

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Sprocket Holes**
- **Pocket Quadrants**
- **User Direction of Feed**

*All dimensions are nominal.*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS72301DBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>180.0</td>
<td>8.4</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q3</td>
</tr>
<tr>
<td>TPS72301DBVT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>180.0</td>
<td>8.4</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q3</td>
</tr>
<tr>
<td>TPS72301DDCR</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>5</td>
<td>3000</td>
<td>179.0</td>
<td>8.4</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q3</td>
</tr>
<tr>
<td>TPS72301DDCT</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>5</td>
<td>250</td>
<td>180.0</td>
<td>8.4</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q3</td>
</tr>
<tr>
<td>TPS72301DRVR</td>
<td>WSON</td>
<td>DRV</td>
<td>6</td>
<td>3000</td>
<td>178.0</td>
<td>8.4</td>
<td>2.25</td>
<td>1.0</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q2</td>
</tr>
<tr>
<td>TPS72301DRVT</td>
<td>WSON</td>
<td>DRV</td>
<td>6</td>
<td>250</td>
<td>178.0</td>
<td>8.4</td>
<td>2.25</td>
<td>1.0</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q2</td>
</tr>
<tr>
<td>TPS72325DBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>179.0</td>
<td>8.4</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q3</td>
</tr>
<tr>
<td>TPS72325DBVT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>180.0</td>
<td>8.4</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td></td>
<td>Q3</td>
</tr>
</tbody>
</table>
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPS72301DBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>200.0</td>
<td>183.0</td>
<td>25.0</td>
</tr>
<tr>
<td>TPS72301DBVT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>200.0</td>
<td>183.0</td>
<td>25.0</td>
</tr>
<tr>
<td>TPS72301DDCR</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>5</td>
<td>3000</td>
<td>213.0</td>
<td>191.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPS72301DDCT</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>5</td>
<td>250</td>
<td>213.0</td>
<td>191.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPS72301DRVR</td>
<td>WSON</td>
<td>DRV</td>
<td>6</td>
<td>3000</td>
<td>205.0</td>
<td>200.0</td>
<td>33.0</td>
</tr>
<tr>
<td>TPS72301DRVT</td>
<td>WSON</td>
<td>DRV</td>
<td>6</td>
<td>250</td>
<td>205.0</td>
<td>200.0</td>
<td>33.0</td>
</tr>
<tr>
<td>TPS72325DBVR</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>200.0</td>
<td>183.0</td>
<td>25.0</td>
</tr>
<tr>
<td>TPS72325DBVT</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>200.0</td>
<td>183.0</td>
<td>25.0</td>
</tr>
</tbody>
</table>
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion.
D. Falls within JEDEC MO-193 variation AB (5 pin).
Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated