# PolyPhase Synchronous Boost Controller #### **FEATURES** - 2-Phase Operation Reduces Required Input and Output Capacitance and Power Supply Induced Noise - Synchronous Operation for Highest Efficiency and Reduced Heat Dissipation - Wide V<sub>IN</sub> Range: 4.5V to 38V (40V Abs Max) and Operates Down to 2.5V After Start-Up - Output Voltage Up to 60V - ±1% 1.200V Reference Voltage - R<sub>SENSE</sub> or Inductor DCR Current Sensing - 100% Duty Cycle Capability for Synchronous MOSFET - Low Quiescent Current: 135µA - Phase-Lockable Frequency (75kHz to 850kHz) - Programmable Fixed Frequency (50kHz to 900kHz) - Power Good Output Voltage Monitor - Low Shutdown Current, I<sub>0</sub> < 8µA</p> - Internal LDO Powers Gate Drive from VBIAS or EXTV<sub>CC</sub> - Thermally Enhanced Low Profile 28-Pin 4mm × 5mm QFN Package and Narrow SSOP Package # **APPLICATIONS** - Industrial - Automotive - Medical - Military #### DESCRIPTION The LTC®3787 is a high performance PolyPhase® single output synchronous boost converter controller that drives two N-channel power MOSFET stages out-of-phase. Multiphase operation reduces input and output capacitor requirements and allows the use of smaller inductors than the single-phase equivalent. Synchronous rectification increases efficiency, reduces power losses and eases thermal requirements, enabling high power boost applications. A 4.5V to 38V input supply range encompasses a wide range of system architectures and battery chemistries. When biased from the output of the boost converter or another auxiliary supply, the LTC3787 can operate from an input supply as low as 2.5V after start-up. The operating frequency can be set for a 50kHz to 900kHz range or synchronized to an external clock using the internal PLL. PolyPhase operation allows the LTC3787 to be configured for 2-, 3-, 4-, 6- and 12-phase operation. The SS pin ramps the output voltage during start-up. The PLLIN/MODE pin selects Burst Mode® operation, pulse-skipping mode or forced continuous mode at light loads. LT, LTC, LTM, Linear Technology, the Linear logo, Burst Mode, OPTI-LOOP and PolyPhase are registered trademarks and No R<sub>SENSE</sub> and ThinSOT are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U. S. Patents, including 5408150, 5481178, 5705919, 5929620, 6144194, 6177787, 6580258. # TYPICAL APPLICATION 12V to 24V/10A 2-Phase Synchronous Boost Converter # Efficiency and Power Loss vs Output Current 3787fc ## **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 3) | VBIAS | 0.3V to 40V | |--------------------------------------------------|---------------| | BOOST1 and BOOST2 | 0.3V to 76V | | SW1 and SW2 | 0.3V to 70V | | RUN | 0.3V to 8V | | Maximum Current Sourced into Pin | | | From Source >8V | 100μΑ | | PGOOD, PLLIN/MODE | 0.3V to 6V | | INTV <sub>CC</sub> , (BOOST1 - SW1), (BOOST2 - S | W2)0.3V to 6V | | EXTV <sub>CC</sub> 0.3V to 6V | |------------------------------------------------------------| | SENSE1+, SENSE1-, SENSE2+, SENSE20.3V to 40V | | (SENSE1+-SENSE1-), (SENSE2+-SENSE2-)0.3V to 0.3V | | ILIM, SS, ITH, FREQ, PHASMD, VFB0.3V to INTV <sub>CC</sub> | | Operating Junction Temperature | | Range (Note 2)55°C to 150°C | | Storage Temperature Range65°C to 150°C | # PIN CONFIGURATION # ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|--------------------|---------------|---------------------------------|-------------------| | LTC3787EUFD#PBF | LTC3787EUFD#TRPBF | 3787 | 28-Lead (4mm × 5mm) Plastic QFN | -40°C to 125°C | | LTC3787IUFD#PBF | LTC3787IUFD#TRPBF | 3787 | 28-Lead (4mm × 5mm) Plastic QFN | -40°C to 125°C | | LTC3787HUFD#PBF | LTC3787HUFD#TRPBF | 3787 | 28-Lead (4mm × 5mm) Plastic QFN | -40°C to 150°C | | LTC3787MPUFD#PBF | LTC3787MPUFD#TRPBF | 3787 | 28-Lead (4mm × 5mm) Plastic QFN | −55°C to 150°C | | LTC3787EGN#PBF | LTC3787EGN#TRPBF | LTC3787GN | 28-Lead Plastic SSOP | -40°C to 125°C | | LTC3787IGN#PBF | LTC3787IGN#TRPBF | LTC3787GN | 28-Lead Plastic SSOP | -40°C to 125°C | | LTC3787HGN#PBF | LTC3787HGN#TRPBF | LTC3787GN | 28-Lead Plastic SSOP | -40°C to 150°C | | LTC3787MPGN#PBF | LTC3787MPGN#TRPBF | LTC3787GN | 28-Lead Plastic SSOP | −55°C to 150°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ LINEAR TECHNOLOGY # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ , VBIAS = 12V, unless otherwise noted (Note 2). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------|-----------------|-----------------|----------------| | Main Control Lo | oop | | | | | | | | VBIAS | Chip Bias Voltage Operating Range | | | 4.5 | | 38 | V | | $V_{FB}$ | Regulated Feedback Voltage | I <sub>TH</sub> = 1.2V (Note 4) | • | 1.188 | 1.200 | 1.212 | V | | I <sub>FB</sub> | Feedback Current | (Note 4) | | | ±5 | ±50 | nA | | V <sub>REFLNREG</sub> | Reference Line Voltage Regulation | VBIAS = 6V to 38V | | | 0.002 | 0.02 | %/V | | V <sub>LOADREG</sub> | Output Voltage Load Regulation (Note 4) | Measured in Servo Loop;<br>ΔI <sub>TH</sub> Voltage = 1.2V to 0.7V | • | | 0.01 | 0.1 | % | | | | Measured in Servo Loop;<br>ΔI <sub>TH</sub> Voltage = 1.2V to 2V | • | | -0.01 | -0.1 | % | | g <sub>m</sub> | Error Amplifier Transconductance | I <sub>TH</sub> = 1.2V | | | 2 | | mmho | | IQ | Input DC Supply Current Pulse-Skipping or Forced Continuous Mode Sleep Mode Shutdown | (Note 5)<br>RUN = 5V; V <sub>FB</sub> = 1.25V (No Load)<br>RUN = 5V; V <sub>FB</sub> = 1.25V (No Load)<br>RUN = 0V | | | 1.2<br>135<br>8 | 300<br>20 | mA<br>μΑ<br>μΑ | | UVLO | INTV <sub>CC</sub> Undervoltage Lockout Thresholds | V <sub>INTVCC</sub> Ramping Up<br>V <sub>INTVCC</sub> Ramping Down | • | 3.6 | 4.1<br>3.8 | 4.3 | V | | V <sub>RUN</sub> | RUN Pin ON Threshold | V <sub>RUN</sub> Rising | • | 1.18 | 1.28 | 1.38 | V | | V <sub>RUNHYS</sub> | RUN Pin Hysteresis | | | | 100 | | mV | | I <sub>RUNHYS</sub> | RUN Pin Hysteresis Current | V <sub>RUN</sub> > 1.28V | | | 4.5 | | μА | | I <sub>RUN</sub> | RUN Pin Current | V <sub>RUN</sub> < 1.28V | | | 0.5 | | μА | | I <sub>SS</sub> | Soft-Start Charge Current | V <sub>SS</sub> = GND | | 7 | 10 | 13 | μА | | V <sub>SENSE1,2(MAX)</sub> | Maximum Current Sense Threshold | V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = INTV <sub>CC</sub><br>V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = Float<br>V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = GND | • | 90<br>68<br>42 | 100<br>75<br>50 | 110<br>82<br>56 | mV<br>mV<br>mV | | V <sub>SENSE(MATCH)</sub> | Matching Between V <sub>SENSE1(MAX)</sub> and V <sub>SENSE2(MAX)</sub> | V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = INTV <sub>CC</sub><br>V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = Float<br>V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = GND | • | -12<br>-10<br>-9 | 0<br>0<br>0 | 12<br>10<br>9 | mV<br>mV<br>mV | | V <sub>SENSE(CM)</sub> | SENSE Pins Common Mode Range (BOOST Converter Input Supply Voltage V <sub>IN</sub> ) | | | 2.5 | | 38 | V | | I <sub>SENSE1,2</sub> + | SENSE+ Pin Current | V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = Float | | | 200 | 300 | μА | | I <sub>SENSE1,2</sub> - | SENSE <sup>-</sup> Pin Current | V <sub>FB</sub> = 1.1V, I <sub>LIM</sub> = Float | | | | ±1 | μА | | t <sub>r(TG1,2)</sub> | Top Gate Rise Time | C <sub>LOAD</sub> = 3300pF (Note 6) | | | 20 | | ns | | t <sub>f(TG1,2)</sub> | Top Gate Fall Time | C <sub>LOAD</sub> = 3300pF (Note 6) | | | 20 | | ns | | t <sub>r(BG1,2)</sub> | Bottom Gate Rise Time | C <sub>LOAD</sub> = 3300pF (Note 6) | | | 20 | | ns | | t <sub>r(BG1,2)</sub> | Bottom Gate Fall Time | C <sub>LOAD</sub> = 3300pF (Note 6) | | | 20 | | ns | | R <sub>UP(TG1,2)</sub> | Top Gate Pull-Up Resistance | | | | 1.2 | | Ω | | R <sub>DN(TG1,2)</sub> | Top Gate Pull-Down Resistance | | | | 1.2 | | Ω | | R <sub>UP(TG1,2)</sub> | Bottom Gate Pull-Up Resistance | | | | 1.2 | | Ω | | R <sub>DN(TG1,2)</sub> | Bottom Gate Pull-Down Resistance | | | | 1.2 | | Ω | | t <sub>D(TG/BG)</sub> | Top Gate Off to Bottom Gate On Switch-On Delay Time | C <sub>LOAD</sub> = 3300pF (Each Driver) | | | 70 | | ns | | t <sub>D(BG/TG)</sub> | Bottom Gate Off to Top Gate On Switch-On Delay Time | C <sub>LOAD</sub> = 3300pF (Each Driver) | | | 70 | | ns | | DF <sub>BG1,2(MAX)</sub> | Maximum BG Duty Factor | | | | 96 | | % | | t <sub>ON(MIN)</sub> | Minimum BG On-Time | (Note 7) | | | 110 | | ns | | | • | • | - | | | | 3787fc | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ , VBIAS = 12V, unless otherwise noted (Note 2). | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---|-----|-------------------|-----|-------------------| | INTV <sub>CC</sub> Linear | Regulator | | | | | | | | V <sub>INTVCC(VIN)</sub> | Internal V <sub>CC</sub> Voltage | 6V < V <sub>BIAS</sub> < 38V, V <sub>EXTVCC</sub> = 0 | | 5.2 | 5.4 | 5.6 | V | | VLDO INT | INTV <sub>CC</sub> Load Regulation | I <sub>CC</sub> = 0mA to 50mA | | | 0.5 | 2 | % | | V <sub>INTVCC(EXT)</sub> | Internal V <sub>CC</sub> Voltage | V <sub>EXTVCC</sub> = 6V | | 5.2 | 5.4 | 5.6 | V | | VLD0 EXT | INTV <sub>CC</sub> Load Regulation | I <sub>CC</sub> = 0mA to 40mA, V <sub>EXTVCC</sub> = 6V | | | 0.5 | 2 | % | | V <sub>EXTVCC</sub> | EXTV <sub>CC</sub> Switchover Voltage | EXTV <sub>CC</sub> Ramping Positive | • | 4.5 | 4.8 | 5 | V | | $V_{LDOHYS}$ | EXTV <sub>CC</sub> Hysteresis | | | | 250 | | mV | | Oscillator and | Phase-Locked Loop | | | | | | | | f <sub>PROG</sub> | Programmable Frequency | R <sub>FREQ</sub> = 25k<br>R <sub>FREQ</sub> = 60k<br>R <sub>FREQ</sub> = 100k | | 335 | 105<br>400<br>760 | 465 | kHz<br>kHz<br>kHz | | $f_{LOW}$ | Lowest Fixed Frequency | V <sub>FREQ</sub> = 0V | | 320 | 350 | 380 | kHz | | f <sub>HIGH</sub> | Highest Fixed Frequency | V <sub>FREQ</sub> = INTV <sub>CC</sub> | | 488 | 535 | 585 | kHz | | f <sub>SYNC</sub> | Synchronizable Frequency | PLLIN/MODE = External Clock | • | 75 | | 850 | kHz | | PGOOD Output | | | | | | | | | $V_{PGL}$ | PGOOD Voltage Low | I <sub>PGOOD</sub> = 2mA | | | 0.2 | 0.4 | V | | I <sub>PGOOD</sub> | PGOOD Leakage Current | V <sub>PGOOD</sub> = 5V | | | | ±1 | μА | | $V_{PGOOD}$ | PGOOD Trip Level | V <sub>FB</sub> with Respect to Set Regulated Voltage | | | | | | | | | V <sub>FB</sub> Ramping Negative<br>Hysteresis | | -12 | -10<br>2.5 | -8 | %<br>% | | | | V <sub>FB</sub> Ramping Positive<br>Hysteresis | | 8 | 10<br>2.5 | 12 | %<br>% | | t <sub>PGOOD(DELAY)</sub> | PGOOD Delay | PGOOD Going High to Low | | | 25 | | μs | | BOOST1 and B | 00ST2 Charge Pump | | | , | | | | | I <sub>B00ST1,2</sub> | BOOST Charge Pump Available Output<br>Current | V <sub>SW1,2</sub> = 12V; V <sub>BOOST1,2</sub> - V <sub>SW1,2</sub> = 4.5V;<br>FREQ = 0V, Forced Continuous or<br>Pulse-Skipping Mode | | | 55 | | μА | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: The LTC3787 is tested under pulsed load conditions such that $T_J \approx T_A.$ The LTC3787E is guaranteed to meet specifications from 0°C to 85°C junction temperature. Specifications over the $-40^{\circ}\text{C}$ to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3787I is guaranteed over the $-40^{\circ}\text{C}$ to 125°C operating junction temperature range, the LTC3787H is guaranteed over the $-40^{\circ}\text{C}$ to 150°C operating temperature range and the LTC3787MP is tested and guaranteed over the full $-55^{\circ}\text{C}$ to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature (TJ, in °C) is calculated from the ambient temperature ( $T_A$ , in °C) and power dissipation ( $P_D$ , in Watts) according to the formula: $T_J = T_A + (P_D \cdot \theta_{JA})$ , where $\theta_{JA} = 43$ °C/W for the QFN package and $\theta_{JA} = 90$ °C/W for the SSOP package. **Note 3:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device. **Note 4:** The LTC3787 is tested in a feedback loop that servos $V_{FB}$ to the output of the error amplifier while maintaining $I_{TH}$ at the midpoint of the current limit range. **Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. **Note 6:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels. **Note 7:** see Minimum On-Time Considerations in the Applications Information section. LINEAR TECHNOLOGY #### **Efficiency and Power Loss** vs Output Current 10000 100 90 80 1000 70 POWER LOSS (mW) EFFICIENCY (%) 60 50 40 30 $V_{IN} = 12V$ 20 $V_{OUT} = 24V$ 10 Burst Mode OPERATION FIGURE 10 CIRCUIT 0.1 0.00001 0.0001 0.001 0.01 0.1 10 OUTPUT CURRENT (A) 3787 G02 BURST EFFICIENCY ----- BURST LOSS #### **Efficiency vs Load Current** #### Load Step Forced Continuous Mode #### Load Step Burst Mode Operation #### Load Step Pulse-Skipping Mode 3787fd **Inductor Current at Light Load** **Soft Start-Up** Regulated Feedback Voltage vs Temperature Soft-Start Pull-Up Current vs Temperature **Shutdown Current vs Temperature** **Shutdown Current vs Input Voltage** LINEAR 15 40 65 90 TEMPERATURE (°C) 115 140 3787 G14 1.10 -60 -35 -10 # EXTV<sub>CC</sub> Switchover and INTV<sub>CC</sub> Voltages vs Temperature # Oscillator Frequency vs Input Voltage #### Maximum Current Sense Threshold vs I<sub>TH</sub> Voltage # SENSE Pin Input Current vs Temperature # SENSE Pin Input Current vs I<sub>TH</sub> Voltage # SENSE Pin Input Current vs V<sub>SENSE</sub> Voltage LINEAR TECHNOLOGY # PIN FUNCTIONS (QFN/SSOP) **FREQ (Pin 1/Pin 4):** Frequency Control Pin for the Internal VCO. Connecting the pin to GND forces the VCO to a fixed low frequency of 350kHz. Connecting the pin to INTV<sub>CC</sub> forces the VCO to a fixed high frequency of 535kHz. The frequency can be programmed from 50kHz to 900kHz by connecting a resistor from the FREQ pin to GND. The resistor and an internal $20\mu A$ source current create a voltage used by the internal oscillator to set the frequency. Alternatively, this pin can be driven with a DC voltage to vary the frequency of the internal oscillator. **PHASMD (Pin 2/Pin 5):** This pin can be floated, tied to SGND, or tied to INTV $_{CC}$ to program the phase relationship between the rising edges of BG1 and BG2, as well as the phase relationship between BG1 and CLKOUT. **CLKOUT (Pin 3/Pin 6):** A Digital Output Used for Daisychaining Multiple LTC3787 ICs in Multiphase Systems. The PHASMD pin voltage controls the relationship between BG1 and CLKOUT. This pin swings between SGND and INTV<sub>CC</sub>. **PLLIN/MODE (Pin 4/Pin 7):** External Synchronization Input to Phase Detector and Forced Continuous Mode Input. When an external clock is applied to this pin, it will force the controller into forced continuous mode of operation and the phase-locked loop will force the rising BG1 signal to be synchronized with the rising edge of the external clock. When not synchronizing to an external clock, this input determines how the LTC3787 operates at light loads. Pulling this pin to ground selects Burst Mode operation. An internal 100k resistor to ground also invokes Burst Mode operation when the pin is floated. Tying this pin to INTV $_{\rm CC}$ forces continuous inductor current operation. Tying this pin to a voltage greater than 1.2V and less than INTV $_{\rm CC}$ – 1.3V selects pulse-skipping operation. This can be done by adding a 100k resistor between the PLLIN/MODE pin and INTV $_{\rm CC}$ . **SGND** (**Pin 5/Pin 8**): Signal Ground. All small-signal components and compensation components should connect to this ground, which in turn connects to PGND at a single point. **RUN (Pin 6/Pin 9):** Run Control Input. Forcing this pin below 1.28V shuts down the controller. Forcing this pin below 0.7V shuts down the entire LTC3787, reducing quiescent current to approximately $8\mu A$ . An external resistor divider connected to $V_{IN}$ can set the threshold for converter operation. Once running, a $4.5\mu A$ current is sourced from the RUN pin allowing the user to program hysteresis using the resistor values. # PIN FUNCTIONS (QFN/SSOP) **SS (Pin 7/Pin 10):** Output Soft-Start Input. A capacitor to ground at this pin sets the ramp rate of the output voltage during start-up. **SENSE2**<sup>-</sup>, **SENSE1**<sup>-</sup> (Pin 8, Pin 28/Pin 11, Pin 3): Negative Current Sense Comparator Input. The (–) input to the current comparator is normally connected to the negative terminal of a current sense resistor connected in series with the inductor. SENSE2+, SENSE1+ (Pin 9, Pin 27/Pin 12, Pin 2): Positive Current Sense Comparator Input. The (+) input to the current comparator is normally connected to the positive terminal of a current sense resistor. The current sense resistor is normally placed at the input of the boost controller in series with the inductor. This pin also supplies power to the current comparator. The common mode voltage range on SENSE+ and SENSE- pins is 2.5V to 38V (40V abs max). **VFB (Pin 10/Pin 13):** Error Amplifier Feedback Input. This pin receives the remotely sensed feedback voltage from an external resistive divider connected across the output. **ITH (Pin 11/Pin 14):** Current Control Threshold and Error Amplifier Compensation Point. The voltage on this pin sets the current trip threshold. NC (Pin 12/Pin 15): No Connect. **SW2**, **SW1** (**Pin 13**, **Pin 24**/**Pin 16**, **Pin 27**): Switch Node. Connect to the source of the synchronous N-channel MOSFET, the drain of the main N-channel MOSFET and the inductor. **TG2**, **TG1** (Pin 14, Pin 23/Pin 17, Pin 26): Top Gate. Connect to the gate of the synchronous N-channel MOSFET. **BOOST2**, **BOOST1** (**Pin 15**, **Pin 22/Pin 18**, **Pin 25**): Floating power supply for the synchronous N-channel MOSFET. Bypass to SW with a capacitor and supply with a Schottky diode connected to INTV<sub>CC</sub>. **PGND (Pin 19/Pin 22):** Driver Power Ground. Connects to the sources of bottom (main) N-channel MOSFETs and the (-) terminal(s) of $C_{IN}$ and $C_{OUT}$ . **BG2**, **BG1** (Pin 16, Pin 21/Pin 19, Pin 24): Bottom Gate. Connect to the gate of the main N-channel MOSFET. **INTV**<sub>CC</sub> (**Pin 17/Pin 20**): Output of Internal 5.4V LDO. Power supply for control circuits and gate drivers. Decouple this pin to GND with a minimum $4.7\mu F$ low ESR ceramic capacitor. **EXTV**<sub>CC</sub> (**Pin 18/Pin 21**): External Power Input. When this pin is between 4.8V and 6V, an internal switch bypasses the internal regulator and supply power to $INTV_{CC}$ directly from $EXTV_{CC}$ . Do not float this pin. It can be connected to ground when not used. **VBIAS** (Pin 20/Pin 23): Main Supply Pin. It is normally tied to the input supply $V_{IN}$ or to the output of the boost converter. A bypass capacitor should be tied between this pin and the signal ground pin. The operating voltage range on this pin is 4.5V to 38V (40V abs max). **PGOOD (Pin 25/Pin 28):** Power Good Indicator. Open-drain logic output that is pulled to ground when the output voltage is more than $\pm 10$ % away from the regulated output voltage. To avoid false trips the output voltage must be outside the range for 25µs before this output is activated. **ILIM (Pin 26/Pin 1):** Current Comparator Sense Voltage Range Input. This pin is used to set the peak current sense voltage in the current comparator. Connect this pin to SGND, open, and INTV $_{CC}$ to set the peak current sense voltage to 50mV, 75mV and 100mV, respectively. **GND (Exposed Pad Pin 29) UFD Package:** Ground. Must be soldered to the PCB for rated thermal performance. ## **BLOCK DIAGRAM** # **OPERATION** #### **Main Control Loop** The LTC3787 uses a constant-frequency, current mode step-up architecture with the two controller channels operating out of phase. During normal operation, each external bottom MOSFET is turned on when the clock for that channel sets the RS latch, and is turned off when the main current comparator, ICMP, resets the RS latch. The peak inductor current at which ICMP trips and resets the latch is controlled by the voltage on the ITH pin, which is the output of the error amplifier EA. The error amplifier compares the output voltage feedback signal at the VFB pin (which is generated with an external resistor divider connected across the output voltage, $V_{OUT}$ , to ground), to the internal 1.200V reference voltage. In a boost converter, the required inductor current is determined by the load current, $V_{IN}$ and $V_{OUT}$ . When the load current increases, it causes a slight decrease in VFB relative to the reference, which causes the EA to increase the ITH voltage until the average inductor current in each channel matches the new requirement based on the new load current. After the bottom MOSFET is turned off each cycle, the top MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current comparator, IR, or the beginning of the next clock cycle. #### **OPERATION** #### INTV<sub>CC</sub>/EXTV<sub>CC</sub> Power Power for the top and bottom MOSFET drivers and most other internal circuitry is derived from the INTV $_{CC}$ pin. When the EXTV $_{CC}$ pin is tied to a voltage less than 4.8V, the VBIAS LDO (low dropout linear regulator) supplies 5.4V from VBIAS to INTV $_{CC}$ . If EXTV $_{CC}$ is taken above 4.8V, the VBIAS LDO is turned off and an EXTV $_{CC}$ LDO is turned on. Once enabled, the EXTV $_{CC}$ LDO supplies 5.4V from EXTV $_{CC}$ to INTV $_{CC}$ . Using the EXTV $_{CC}$ pin allows the INTV $_{CC}$ power to be derived from an external source, thus removing the power dissipation of the VBIAS LDO. #### Shutdown and Start-Up (RUN and SS Pins) The two internal controllers of the LTC3787 can be shut down using the RUN pin. Pulling this pin below 1.28V shuts down the main control loops for both phases. Pulling this pin below 0.7V disables both controllers and most internal circuits, including the INTV<sub>CC</sub> LDOs. In this state, the LTC3787 draws only $8\mu A$ of quiescent current. NOTE: Do not apply a heavy load for an extended time while the chip is in shutdown. The top MOSFETs will be turned off during shutdown and the output load may cause excessive dissipation in the body diodes. The RUN pin may be externally pulled up or driven directly by logic. When driving the RUN pin with a low impedance source, do not exceed the absolute maximum rating of 8V. The RUN pin has an internal 11V voltage clamp that allows the RUN pin to be connected through a resistor to a higher voltage (for example, $V_{IN}$ ), as long as the maximum current into the RUN pin does not exceed 100 $\mu$ A. An external resistor divider connected to $V_{IN}$ can set the threshold for converter operation. Once running, a 4.5 $\mu$ A current is sourced from the RUN pin allowing the user to program hysteresis using the resistor values. The start-up of the controller's output voltage $V_{OUT}$ is controlled by the voltage on the SS pin. When the voltage on the SS pin is less than the 1.2V internal reference, the LTC3787 regulates the VFB voltage to the SS pin voltage instead of the 1.2V reference. This allows the SS pin to be used to program a soft-start by connecting an external capacitor from the SS pin to SGND. An internal $10\mu$ A pull-up current charges this capacitor creating a voltage ramp on the SS pin. As the SS voltage rises linearly from OV to 1.2V (and beyond up to $INTV_{CC}$ ), the output voltage rises smoothly to its final value. # Light Load Current Operation—Burst Mode Operation, Pulse-Skipping or Continuous Conduction (PLLIN/MODE Pin) The LTC3787 can be enabled to enter high efficiency Burst Mode operation, constant-frequency, pulse-skipping mode or forced continuous conduction mode at low load currents. To select Burst Mode operation, tie the PLLIN/MODE pin to ground (e.g., SGND). To select forced continuous operation, tie the PLLIN/MODE pin to INTV $_{CC}$ . To select pulse-skipping mode, tie the PLLIN/MODE pin to a DC voltage greater than 1.2V and less than INTV $_{CC}$ – 1.3V. When the controller is enabled for Burst Mode operation, the minimum peak current in the inductor is set to approximately 30% of the maximum sense voltage even though the voltage on the ITH pin indicates a lower value. If the average inductor current is higher than the required current, the error amplifier EA will decrease the voltage on the ITH pin. When the ITH voltage drops below 0.425V, the internal sleep signal goes high (enabling sleep mode) and both external MOSFETs are turned off. In sleep mode much of the internal circuitry is turned off and the LTC3787 draws only $135\mu A$ of quiescent current. In sleep mode the load current is supplied by the output capacitor. As the output voltage decreases, the EA's output begins to rise. When the output voltage drops enough, the sleep signal goes low and the controller resumes normal operation by turning on the bottom external MOSFET on the next cycle of the internal oscillator. When the controller is enabled for Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator (IR) turns off the top external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller operates in discontinuous current operation. TECHNOLOGY TECHNOLOGY #### **OPERATION** In forced continuous operation or when clocked by an external clock source to use the phase-locked loop (see the Frequency Selection and Phase-Locked Loop section), the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined by the voltage on the ITH pin, just as in normal operation. In this mode, the efficiency at light loads is lower than in Burst Mode operation. However, continuous operation has the advantages of lower output voltage ripple and less interference to audio circuitry, as it maintains constant-frequency operation independent of load current. When the PLLIN/MODE pin is connected for pulse-skipping mode, the LTC3787 operates in PWM pulse-skipping mode at light loads. In this mode, constant-frequency operation is maintained down to approximately 1% of designed maximum output current. At very light loads, the current comparator ICMP may remain tripped for several cycles and force the external bottom MOSFET to stay off for the same number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference as compared to Burst Mode operation. It provides higher low current efficiency than forced continuous mode, but not nearly as high as Burst Mode operation. # Frequency Selection and Phase-Locked Loop (FREQ and PLLIN/MODE Pins) The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage. The switching frequency of the LTC3787's controllers can be selected using the FREQ pin. If the PLLIN/MODE pin is not being driven by an external clock source, the FREQ pin can be tied to SGND, tied to INTV $_{\rm CC}$ , or programmed through an external resistor. Tying FREQ to SGND selects 350kHz while tying FREQ to INTV $_{\rm CC}$ selects 535kHz. Placing a resistor between FREQ and SGND allows the frequency to be programmed between 50kHz and 900kHz, as shown in Figure 6. A phase-locked loop (PLL) is available on the LTC3787 to synchronize the internal oscillator to an external clock source that is connected to the PLLIN/MODE pin. The LTC3787's phase detector adjusts the voltage (through an internal lowpass filter) of the VCO input to align the turn-on of the first controller's external bottom MOSFET to the rising edge of the synchronizing signal. Thus, the turn-on of the second controller's external bottom MOSFET is 180 or 240 degrees out-of-phase to the rising edge of the external clock source. The VCO input voltage is prebiased to the operating frequency set by the FREQ pin before the external clock is applied. If prebiased near the external clock frequency, the PLL loop only needs to make slight changes to the VCO input in order to synchronize the rising edge of the external clock's to the rising edge of BG1. The ability to prebias the loop filter allows the PLL to lock-in rapidly without deviating far from the desired frequency. The typical capture range of the LTC3787's PLL is from approximately 55kHz to 1MHz, and is guaranteed to lock to an external clock source whose frequency is between 75kHz and 850kHz. The typical input clock thresholds on the PLLIN/MODE pin are 1.6V (rising) and 1.2V (falling). ## PolyPhase Applications (CLKOUT and PHASMD Pins) The LTC3787 features two pins, CLKOUT and PHASMD, that allow other controller ICs to be daisychained with the LTC3787 in PolyPhase applications. The clock output signal on the CLKOUT pin can be used to synchronize additional power stages in a multiphase power supply solution feeding a single, high current output or multiple separate outputs. The PHASMD pin is used to adjust the phase of the CLKOUT signal as well as the relative phases between the two internal controllers, as summarized in Table 1. The phases are calculated relative to the zero degrees phase being defined as the rising edge of the bottom gate driver output of controller 1 (BG1). Depending on the phase selection, a PolyPhase application with #### **OPERATION** multiple LTC3787s can be configured for 2-, 3-, 4-, 6- and 12-phase operation. Table 1. | V <sub>PHASMD</sub> | CONTROLLER 2 PHASE (°C) | CLKOUT PHASE (°C) | |---------------------|-------------------------|-------------------| | GND | 180 | 60 | | Floating | 180 | 90 | | INTV <sub>CC</sub> | 240 | 120 | CLKOUT is disabled when the controller is in shutdown or in sleep mode. #### Operation When $V_{IN} > Regulated V_{OUT}$ When $V_{IN}$ rises above the regulated $V_{OUT}$ voltage, the boost controller can behave differently depending on the mode, inductor current and $V_{IN}$ voltage. In forced continuous mode, the loop works to keep the top MOSFET on continuously once $V_{IN}$ rises above $V_{OUT}$ . The internal charge pump delivers current to the boost capacitor to maintain a sufficiently high TG voltage. The amount of current the charge pump can deliver is characterized by two curves in the Typical Performance Characteristics section. In pulse-skipping mode, if $V_{IN}$ is between 100% and 110% of the regulated $V_{OUT}$ voltage, TG turns on if the inductor current rises above a certain threshold and turns off if the inductor current falls below this threshold. This threshold current is set to approximately 6%, 4% or 3% of the maximum ILIM current when the ILIM pin is grounded, floating or tied to INTV $_{CC}$ , respectively. If the controller is programmed to Burst Mode operation under this same $V_{IN}$ window, then TG remains off regardless of the inductor current. If $V_{IN}$ rises above 110% of the regulated $V_{OUT}$ voltage in any mode, the controller turns on TG regardless of the inductor current. In Burst Mode operation, however, the internal charge pump turns off if the chip is asleep. With the charge pump off, there would be nothing to prevent the boost capacitor from discharging, resulting in an insufficient TG voltage needed to keep the top MOSFET completely on. To prevent excessive power dissipation across the body diode of the top MOSFET in this situation, the chip can be switched over to forced continuous mode to enable the charge pump or a Schottky diode can also be placed in parallel to the top MOSFET. #### **Power Good** The PGOOD pin is connected to an open drain of an internal N-channel MOSFET. The MOSFET turns on and pulls the PGOOD pin low when the VFB pin voltage is not within $\pm 10\%$ of the 1.2V reference voltage. The PGOOD pin is also pulled low when the corresponding RUN pin is low (shut down). When the VFB pin voltage is within the $\pm 10\%$ requirement, the MOSFET is turned off and the pin is allowed to be pulled up by an external resistor to a source of up to 6V (abs max). #### **Operation at Low SENSE Pin Common Mode Voltage** The current comparator in the LTC3787 is powered directly from the SENSE+ pin. This enables the common mode voltage of the SENSE+ and SENSE- pins to operate at as low as 2.5V, which is below the UVLO threshold. The figure on the first page shows a typical application in which the controller's VBIAS is powered from $V_{OUT}$ while the $V_{IN}$ supply can go as low as 2.5V. If the voltage on SENSE+ drops below 2.5V, the SS pin will be held low. When the SENSE voltage returns to the normal operating range, the SS pin will be released, initiating a new soft-start cycle. #### **BOOST Supply Refresh and Internal Charge Pump** Each top MOSFET driver is biased from the floating bootstrap capacitor, C<sub>B</sub>, which normally recharges during each cycle through an external diode when the bottom MOSFET turns on. There are two considerations for keeping the BOOST supply at the required bias level. During start-up, if the bottom MOSFET is not turned on within 100µs after UVLO goes low, the bottom MOSFET will be forced to turn on for ~400ns. This forced refresh generates enough BOOST-SW voltage to allow the top MOSFET ready to be fully enhanced instead of waiting for the initial few cycles to charge up. There is also an internal charge pump that keeps the required bias on BOOST. The charge pump always operates in both forced continuous mode and pulse-skipping mode. In Burst Mode operation, the charge pump is turned off during sleep and enabled when the chip wakes up. The internal charge pump can normally supply a charging current of 55µA. LINEAR TECHNOLOGY The Typical Application on the first page is a basic LTC3787 application circuit. LTC3787 can be configured to use either inductor DCR (DC resistance) sensing or a discrete sense resistor (R<sub>SENSE</sub>) for current sensing. The choice between the two current sensing schemes is largely a design tradeoff between cost, power consumption and accuracy. DCR sensing is becoming popular because it does not require current sensing resistors and is more power-efficient, especially in high current applications. However, current sensing resistors provide the most accurate current limits for the controller. Other external component selection is driven by the load requirement, and begins with the selection of R<sub>SENSE</sub> (if R<sub>SENSE</sub> is used) and inductor value. Next, the power MOSFETs are selected. Finally, input and output capacitors are selected. Note that the two controller channels of the LTC3787 should be designed with the same components. #### SENSE<sup>+</sup> and SENSE<sup>-</sup> Pins The SENSE<sup>+</sup> and SENSE<sup>-</sup> pins are the inputs to the current comparators. The common mode input voltage range of the current comparators is 2.5V to 38V. The current sense resistor is normally placed at the input of the boost controller in series with the inductor. VBIAS SENSE\* SENSE\* INTV<sub>CC</sub> LTC3787 BOOST TG SW BG SGND 3787 F02a The SENSE<sup>+</sup> pin also provides power to the current comparator. It draws ~200 $\mu$ A during normal operation. There is a small base current of less than 1 $\mu$ A that flows into the SENSE<sup>-</sup> pin. The high impedance SENSE<sup>-</sup> input to the current comparators allows accurate DCR sensing. Filter components mutual to the sense lines should be placed close to the LTC3787, and the sense lines should run close together to a Kelvin connection underneath the current sense element (shown in Figure 1). Sensing current elsewhere can effectively add parasitic inductance and capacitance to the current sense element, degrading the information at the sense terminals and making the programmed current limit unpredictable. If DCR sensing is used (Figure 2b), sense resistor R1 should be placed close to the switching node, to prevent noise from coupling into sensitive small-signal nodes. Figure 1. Sense Lines Placement with Inductor or Sense Resistor (2a) Using a Resistor to Sense Current (2b) Using the Inductor DCR to Sense Current Figure 2. Two Different Methods of Sensing Current #### **Sense Resistor Current Sensing** A typical sensing circuit using a discrete resistor is shown in Figure 2a. $R_{\text{SENSE}}$ is chosen based on the required output current. The current comparator has a maximum threshold $V_{SENSE(MAX)}$ . When the ILIM pin is grounded, floating or tied to INTV<sub>CC</sub>, the maximum threshold is set to 50mV, 75mV or 100mV, respectively. The current comparator threshold sets the peak of the inductor current, yielding a maximum average inductor current, $I_{MAX}$ , equal to the peak value less half the peak-to-peak ripple current, $\Delta I_{L}$ . To calculate the sense resistor value, use the equation: $$R_{SENSE} = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$ The actual value of $I_{MAX}$ for each channel depends on the required output current $I_{OUT(MAX)}$ and can be calculated using: $$I_{MAX} = \left(\frac{I_{OUT(MAX)}}{2}\right) \bullet \left(\frac{V_{OUT}}{V_{IN}}\right)$$ When using the controller in low $V_{IN}$ and very high voltage output applications, the maximum inductor current and correspondingly the maximum output current level will be reduced due to the internal compensation required to meet stability criterion for boost regulators operating at greater than 50% duty factor. A curve is provided in the Typical Performance Characteristics section to estimate this reduction in peak inductor current level depending upon the operating duty factor. #### **Inductor DCR Sensing** For applications requiring the highest possible efficiency at high load currents, the LTC3787 is capable of sensing the voltage drop across the inductor DCR, as shown in Figure 2b. The DCR of the inductor can be less than $1m\Omega$ for high current inductors. In a high current application requiring such an inductor, conduction loss through a sense resistor could reduce the efficiency by a few percent compared to DCR sensing. If the external R1||R2 • C1 time constant is chosen to be exactly equal to the L/DCR time constant, the voltage drop across the external capacitor is equal to the drop across the inductor DCR multiplied by R2/(R1 + R2). R2 scales the voltage across the sense terminals for applications where the DCR is greater than the target sense resistor value. To properly dimension the external filter components, the DCR of the inductor must be known. It can be measured using a good RLC meter, but the DCR tolerance is not always the same and varies with temperature. Consult the manufacturers' data sheets for detailed information. Using the inductor ripple current value from the inductor value calculation section, the target sense resistor value is: $$R_{SENSE(EQUIV)} = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$ To ensure that the application will deliver full load current over the full operating temperature range, choose the minimum value for the maximum current sense threshold $(V_{SENSE(MAX)})$ . Next, determine the DCR of the inductor. Where provided, use the manufacturer's maximum value, usually given at 20°C. Increase this value to account for the temperature coefficient of resistance, which is approximately 0.4%/°C. A conservative value for the maximum inductor temperature $(T_{L(MAX)})$ is 100°C. LINEAD To scale the maximum inductor DCR to the desired sense resistor value, use the divider ratio: $$R_{D} = \frac{R_{SENSE(EQUIV)}}{DCR_{MAX} \text{ at } T_{L(MAX)}}$$ C1 is usually selected to be in the range of $0.1\mu\text{F}$ to $0.47\mu\text{E}$ . This forces R1|| R2 to around 2k, reducing error that might have been caused by the SENSE<sup>-</sup> pin's $\pm 1\mu\text{A}$ current. The equivalent resistance R1|| R2 is scaled to the room temperature inductance and maximum DCR: R1||R2= $$\frac{L}{(DCR \text{ at } 20^{\circ}C) \cdot C1}$$ The sense resistor values are: $$R1 = \frac{R1||R2}{R_D}; R2 = \frac{R1 \cdot R_D}{1 - R_D}$$ The maximum power loss in R1 is related to duty cycle, and will occur in continuous mode at $V_{IN} = 1/2V_{OLIT}$ : $$P_{LOSS\_R1} = \frac{(V_{OUT} - V_{IN}) \cdot V_{IN}}{R1}$$ Ensure that R1 has a power rating higher than this value. If high efficiency is necessary at light loads, consider this power loss when deciding whether to use DCR sensing or sense resistors. Light load power loss can be modestly higher with a DCR network than with a sense resistor, due to the extra switching losses incurred through R1. However, DCR sensing eliminates a sense resistor, reduces conduction losses and provides higher efficiency at heavy loads. Peak efficiency is about the same with either method. #### **Inductor Value Calculation** The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. Why would anyone ever choose to operate at lower frequencies with larger components? The answer is efficiency. A higher frequency generally results in lower efficiency because of MOSFET gate charge and switching losses. Also, at higher frequency the duty cycle of body diode conduction is higher, which results in lower efficiency. In addition to this basic trade-off, the effect of inductor value on ripple current and low current operation must also be considered. The inductor value has a direct effect on ripple current. The inductor ripple current $\Delta I_L$ decreases with higher inductance or frequency and increases with higher $V_{IN}$ : $$\Delta I_{L} = \frac{V_{IN}}{f \cdot L} \left( 1 - \frac{V_{IN}}{V_{OUT}} \right)$$ Accepting larger values of $\Delta I_L$ allows the use of low inductances, but results in higher output voltage ripple and greater core losses. A reasonable starting point for setting ripple current is $\Delta I_L = 0.3(I_{MAX})$ . The maximum $\Delta I_L$ occurs at $V_{IN} = 1/2V_{OUT}$ . The inductor value also has secondary effects. The transition to Burst Mode operation begins when the average inductor current required results in a peak current below 25% of the current limit determined by $R_{\text{SENSE}}.$ Lower inductor values (higher $\Delta I_{\text{L}})$ will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to decrease. Once the value of L is known, an inductor with low DCR and low core losses should be selected. #### Power MOSFET Selection Two external power MOSFETs must be selected for each controller in the LTC3787: one N-channel MOSFET for the bottom (main) switch, and one N-channel MOSFET for the top (synchronous) switch. The peak-to-peak gate drive levels are set by the $INTV_{CC}$ voltage. This voltage is typically 5.4V during start-up (see EXTV<sub>CC</sub> pin connection). Consequently, logic-level threshold MOSFETs must be used in most applications. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well; many of the logic level MOSFETs are limited to 30V or less. Selection criteria for the power MOSFETs include the on-resistance $R_{DS(ON)}$ , Miller capacitance $C_{MILLER}$ , input voltage and maximum output current. Miller capacitance, $C_{MILLER}$ , can be approximated from the gate charge curve usually provided on the MOSFET manufacturer's data sheet. $C_{MILLER}$ is equal to the increase in gate charge along the horizontal axis while the curve is approximately flat divided by the specified change in VDS. This result is then multiplied by the ratio of the application applied VDS to the gate charge curve specified VDS. When the IC is operating in continuous mode, the duty cycles for the top and bottom MOSFETs are given by: Main Switch Duty Cycle = $$\frac{V_{OUT} - V_{IN}}{V_{OUT}}$$ Synchronous Switch Duty Cycle = $\frac{V_{IN}}{V_{OUT}}$ If the maximum output current is I<sub>OUT(MAX)</sub> and each channel takes one half of the total output current, the MOSFET power dissipations in each channel at maximum output current are given by: $$P_{MAIN} = \frac{(V_{OUT} - V_{IN})V_{OUT}}{V_{IN}^{2}} \bullet \left(\frac{I_{OUT(MAX)}}{2}\right)^{2} \bullet (1+\delta)$$ $$\bullet R_{DS(ON)} + k \bullet V_{OUT}^{3} \bullet \frac{I_{OUT(MAX)}}{2 \bullet V_{IN}}$$ $$\bullet C_{MILLER} \bullet f$$ $$P_{SYNC} = \frac{V_{IN}}{V_{OUT}} \bullet \left(\frac{I_{OUT(MAX)}}{2}\right)^{2} \bullet (1+\delta) \bullet R_{DS(ON)}$$ where $\delta$ is the temperature dependency of $R_{DS(ON)}$ (approximately $1\Omega$ ) is the effective driver resistance at the MOSFET's Miller threshold voltage. The constant k, which accounts for the loss caused by reverse recovery current, is inversely proportional to the gate drive current and has an empirical value of 1.7. Both MOSFETs have I $^2$ R losses while the bottom N-channel equation includes an additional term for transition losses, which are highest at low input voltages. For high V<sub>IN</sub> the high current efficiency generally improves with larger MOSFETs, while for low V<sub>IN</sub> the transition losses rapidly increase to the point that the use of a higher R<sub>DS(ON)</sub> device with lower C<sub>MILLER</sub> actually provides higher efficiency. The synchronous MOSFET losses are greatest at high input voltage when the bottom switch duty factor is low or during overvoltage when the synchronous switch is on close to 100% of the period. The term (1+ $\delta$ ) is generally given for a MOSFET in the form of a normalized R<sub>DS(ON)</sub> vs Temperature curve, but $\delta$ = 0.005/°C can be used as an approximation for low voltage MOSFETs. #### **CIN** and **COUT** Selection The input ripple current in a boost converter is relatively low (compared with the output ripple current), because this current is continuous. The input capacitor $C_{\text{IN}}$ voltage rating should comfortably exceed the maximum input voltage. Although ceramic capacitors can be relatively tolerant of overvoltage conditions, aluminum electrolytic capacitors are not. Be sure to characterize the input voltage for any possible overvoltage transients that could apply excess stress to the input capacitors. The value of $C_{IN}$ is a function of the source impedance, and in general, the higher the source impedance, the higher the required input capacitance. The required amount of input capacitance is also greatly affected by the duty cycle. High output current applications that also experience high duty cycles can place great demands on the input supply, both in terms of DC current and ripple current. In a boost converter, the output has a discontinuous current, so $C_{OUT}$ must be capable of reducing the output voltage ripple. The effects of ESR (equivalent series resistance) and the bulk capacitance must be considered when choosing the right capacitor for a given output ripple voltage. The steady ripple voltage due to charging and discharging the bulk capacitance in a single phase boost converter is given by: $$V_{RIPPLE} = \frac{I_{OUT(MAX)} \bullet (V_{OUT} - V_{IN(MIN)})}{C_{OUT} \bullet V_{OUT} \bullet f} V$$ where $C_{OLIT}$ is the output filter capacitor. The steady ripple due to the voltage drop across the ESR is given by: $$\Delta V_{ESR} = I_{L(MAX)} \bullet ESR$$ The LTC3787 is configured as a 2-phase single output converter where the outputs of the two channels are connected together and both channels have the same duty cycle. With 2-phase operation, the two channels are operated 180 degrees out-of-phase. This effectively interleaves the output capacitor current pulses, greatly reducing the output capacitor ripple current. As a result, the ESR requirement of the capacitor can be relaxed. Because the ripple current in the output capacitor is a square wave, the ripple current requirements for the output capacitor depend on the duty cycle, the number of phases and the maximum output current. Figure 3 illustrates the normalized output capacitor ripple current as a function of duty cycle in a 2-phase configuration. To choose a ripple current rating for the output capacitor, first establish the duty cycle range based on the output voltage and range of input voltage. Referring to Figure 3, choose the worst-case high normalized ripple current as a percentage of the maximum load current. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient. Capacitors are now available with low ESR and high ripple current ratings (e.g., OS-CON and POSCAP). Figure 3. Normalized Output Capacitor Ripple Current (RMS) for a Boost Converter # **PolyPhase Operation** For output loads that demand high current, multiple LTC3787s can be cascaded to run out-of-phase to provide more output current and at the same time to reduce input and output voltage ripple. The PLLIN/MODE pin allows the LTC3787 to synchronize to the CLKOUT signal of another LTC3787. The CLKOUT signal can be connected to the PLLIN/MODE pin of the following LTC3787 stage to line up both the frequency and the phase of the entire system. Tying the PHASMD pin to INTV<sub>CC</sub>, SGND or floating generates a phase difference (between PLLIN/MODE and CLKOUT) of 240°, $60^{\circ}$ or $90^{\circ}$ , respectively, and a phase difference (between CH1 and CH2) of $120^{\circ}$ , $180^{\circ}$ or 180°. Figure 4 shows the connections necessary for 3-, 4-, 6- or 12-phase operation. A total of 12 phases can be cascaded to run simultaneously out-of-phase with respect to each other. Figure 4. PolyPhase Operation #### **Setting Output Voltage** The LTC3787 output voltage is set by an external feedback resistor divider carefully placed across the output, as shown in Figure 5. The regulated output voltage is determined by: $$V_{OUT} = 1.2V \left( 1 + \frac{R_B}{R_A} \right)$$ Great care should be taken to route the VFB line away from noise sources, such as the inductor or the SW line. Also keep the VFB node as small as possible to avoid noise pickup. Figure 5. Setting Output Voltage #### Soft-Start (SS Pin) The start-up of $V_{OUT}$ is controlled by the voltage on the SS pin. When the voltage on the SS pin is less than the internal 1.2V reference, the LTC3787 regulates the VFB pin voltage to the voltage on the SS pin instead of 1.2V. Soft-start is enabled by simply connecting a capacitor from the SS pin to ground, as shown in Figure 6. An internal $10\mu A$ current source charges the capacitor, providing a linear ramping voltage at the SS pin. The LTC3787 will regulate the VFB pin (and hence, $V_{OUT})$ according to the voltage on the SS pin, allowing $V_{OUT}$ to rise smoothly from $V_{IN}$ to its final regulated value. The total soft-start time will be approximately: $$t_{SS} = C_{SS} \cdot \frac{1.2V}{10\mu A}$$ LTC3787 SS SGND S787 F06 Figure 6. Using the SS Pin to Program Soft-Start #### INTV<sub>CC</sub> Regulators The LTC3787 features two separate internal P-channel low dropout linear regulators (LDO) that supply power at the INTV<sub>CC</sub> pin from either the VBIAS supply pin or the EXTV<sub>CC</sub> pin depending on the connection of the EXTV<sub>CC</sub> pin. INTV<sub>CC</sub> powers the gate drivers and much of the LTC3787's internal circuitry. The VBIAS LDO and the EXTV<sub>CC</sub> LDO regulate INTV<sub>CC</sub> to 5.4V. Each of these can supply at least 50mA and must be bypassed to ground with a minimum of $4.7\mu F$ ceramic capacitor. Good bypassing is needed to supply the high transient currents required by the MOSFET gate drivers and to prevent interaction between the channels. High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LTC3787 to be exceeded. The INTV<sub>CC</sub> current, which is dominated by the gate charge current, may be supplied by either the VBIAS LDO or the EXTV<sub>CC</sub> LDO. When the voltage on the EXTV<sub>CC</sub> pin is less than 4.8V, the VBIAS LDO is enabled. In this case, power dissipation for the IC is highest and is equal to VBIAS • I<sub>INTVCC</sub>. The gate charge current is dependent on operating frequency, as discussed in the Efficiency Considerations section. The junction temperature can be estimated by using the equations given in Note 3 of the Electrical Characteristics. For example, at 70°C ambient temperature, the LTC3787 INTV<sub>CC</sub> current is limited to less than 32mA in the QFN package from a 40V VBIAS supply when not using the $EXTV_{CC}$ supply: $$T_J = 70^{\circ}C + (32\text{mA})(40\text{V})(43^{\circ}C/\text{W}) = 125^{\circ}C$$ In an SSOP package, the $INTV_{CC}$ current is limited to less than 15mA from a 40V supply when not using the $EXTV_{CC}$ supply: $$T_J = 70^{\circ}C + (15mA)(40V)(90^{\circ}C/W) = 125^{\circ}C$$ To prevent the maximum junction temperature from being exceeded, the input supply current must be checked while operating in continuous conduction mode (PLLIN/MODE = $INTV_{CC}$ ) at maximum $V_{IN}$ . When the voltage applied to EXTV $_{CC}$ rises above 4.8V, the V $_{IN}$ LDO is turned off and the EXTV $_{CC}$ LDO is enabled. The EXTV $_{CC}$ LDO remains on as long as the voltage applied to 3787fc EXTV $_{CC}$ remains above 4.55V. The EXTV $_{CC}$ LDO attempts to regulate the INTV $_{CC}$ voltage to 5.4V, so while EXTV $_{CC}$ is less than 5.4V, the LDO is in dropout and the INTV $_{CC}$ voltage is approximately equal to EXTV $_{CC}$ . When EXTV $_{CC}$ is greater than 5.4V, up to an absolute maximum of 6V, INTV $_{CC}$ is regulated to 5.4V. Significant thermal gains can be realized by powering $INTV_{CC}$ from an external supply. Tying the $EXTV_{CC}$ pin to a 5V supply reduces the junction temperature in the previous example from 125°C to 79°C in a QFN package: $T_{.1} = 70^{\circ}C + (32mA)(5V)(43^{\circ}C/W) = 77^{\circ}C$ and from 125°C to 74°C in an SSOP package: $T_{.1} = 70^{\circ}C + (15mA)(5V)(90^{\circ}C/W) = 77^{\circ}C$ If more current is required through the EXTV<sub>CC</sub> LDO than is specified, an external Schottky diode can be added between the EXTV<sub>CC</sub> and INTV<sub>CC</sub> pins. Make sure that in all cases EXTV<sub>CC</sub> $\leq$ VBIAS (even at start-up and shutdown). The following list summarizes possible connections for $\mathsf{EXTV}_{\mathsf{CC}}$ : $EXTV_{CC}$ Grounded. This will cause INTV<sub>CC</sub> to be powered from the internal 5.4V regulator resulting in an efficiency penalty at high input voltages. $\rm EXTV_{CC}$ Connected to an External Supply. If an external supply is available in the 5V to 6V range, it may be used to provide power. Ensure that $\rm EXTV_{CC}$ is always lower than VBIAS. ## Topside MOSFET Driver Supply (C<sub>B</sub>, D<sub>B</sub>) External bootstrap capacitors $C_B$ connected to the BOOST pins supply the gate drive voltages for the topside MOSFETs. Capacitor $C_B$ in the Block Diagram is charged though external diode $D_B$ from INTV $_{CC}$ when the SW pin is low. When one of the topside MOSFETs is to be turned on, the driver places the $C_B$ voltage across the gate and source of the desired MOSFET. This enhances the MOSFET and turns on the topside switch. The switch node voltage, SW, rises to $V_{OUT}$ and the BOOST pin follows. With the topside MOSFET on, the boost voltage is above the output voltage: $V_{BOOST} = V_{OUT} + V_{INTVCC}$ . The value of the boost capacitor $C_B$ needs to be 100 times that of the total input capacitance of the topside MOSFET(s). The reverse breakdown of the external Schottky diode must be greater than $V_{OUT(MAX)}$ . The external diode $D_B$ can be a Schottky diode or silicon diode, but in either case it should have low leakage and fast recovery. Pay close attention to the reverse leakage at high temperatures where it generally increases substantially. Each of the topside MOSFET drivers includes an internal charge pump that delivers current to the bootstrap capacitor from the BOOST pin. This charge current maintains the bias voltage required to keep the top MOSFET on continuously during dropout/overvoltage conditions. The Schottky/silicon diodes selected for the topside drivers should have a reverse leakage less than the available output current the charge pump can supply. Curves displaying the available charge pump current under different operating conditions can be found in the Typical Performance Characteristics section. A leaky diode $D_B$ in the boost converter can not only prevent the top MOSFET from fully turning on but it can also completely discharge the bootstrap capacitor $C_B$ and create a current path from the input voltage to the BOOST pin to INTV $_{CC}$ . This can cause INTV $_{CC}$ to rise if the diode leakage exceeds the current consumption on INTV $_{CC}$ . This is particularly a concern in Burst Mode operation where the load on INTV $_{CC}$ can be very small. The external Schottky or silicon diode should be carefully chosen such that INTV $_{CC}$ never gets charged up much higher than its normal regulation voltage. #### **Fault Conditions: Overtemperature Protection** At higher temperatures, or in cases where the internal power dissipation causes excessive self heating on-chip (such as an INTV $_{CC}$ short to ground), the overtemperature shutdown circuitry will shut down the LTC3787. When the junction temperature exceeds approximately 170°C, the overtemperature circuitry disables the INTV $_{CC}$ LDO, causing the INTV $_{CC}$ supply to collapse and effectively shut down the entire LTC3787 chip. Once the junction temperature drops back to approximately 155°C, the INTV<sub>CC</sub> LDO turns back on. Long term overstress ( $T_J > 125$ °C) should be avoided as it can degrade the performance or shorten the life of the part. Since the shutdown may occur at full load, beware that the load current will result in high power dissipation in the body diodes of the top MOSFETs. In this case, PGOOD output may be used to turn the system load off. #### Phase-Locked Loop and Frequency Synchronization The LTC3787 has an internal phase-locked loop (PLL) comprised of a phase frequency detector, a lowpass filter and a voltage-controlled oscillator (VCO). This allows the turn-on of the bottom MOSFET of channel 1 to be locked to the rising edge of an external clock signal applied to the PLLIN/MODE pin. The turn-on of channel 2's bottom MOSFET is thus 180 degrees out-of-phase with the external clock. The phase detector is an edge-sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock. If the external clock frequency is greater than the internal oscillator's frequency, $f_{OSC}$ , then current is sourced continuously from the phase detector output, pulling up the VCO input. When the external clock frequency is less than $f_{OSC}$ , current is sunk continuously, pulling down the VCO input. If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. The voltage at the VCO input is adjusted until the phase and frequency of the internal and external oscillators are identical. At the stable operating point, the phase detector output is high impedance and the internal filter capacitor, $C_{I,P}$ , holds the voltage at the VCO input. Typically, the external clock (on the PLLIN/MODE pin) input high threshold is 1.6V, while the input low threshold is 1.2V. Note that the LTC3787 can only be synchronized to an external clock whose frequency is within range of the LTC3787's internal VCO, which is nominally 55kHz to 1MHz. This is guaranteed to be between 75kHz and 850kHz. Rapid phase locking can be achieved by using the FREQ pin to set a free-running frequency near the desired synchronization frequency. The VCO's input voltage is prebiased at a frequency corresponding to the frequency set by the FREQ pin. Once prebiased, the PLL only needs to adjust the frequency slightly to achieve phase lock and synchronization. Although it is not required that the free-running frequency be near external clock frequency, doing so will prevent the operating frequency from passing through a large range of frequencies as the PLL locks. Figure 7. Relationship Between Oscillator Frequency and Resistor Value at the FREQ Pin Table 2 summarizes the different states in which the FREQ pin can be used. Table 2. | FREQ PIN | PLLIN/MODE PIN | FREQUENCY | | | | |--------------------|----------------|-----------------------------------|--|--|--| | 0V | DC Voltage | 350kHz | | | | | INTV <sub>CC</sub> | DC Voltage | 535kHz | | | | | Resistor | DC Voltage | 50kHz to 900kHz | | | | | Any of the Above | External Clock | Phase Locked to<br>External Clock | | | | #### Minimum On-Time Considerations Minimum on-time, $t_{ON(MIN)}$ , is the smallest time duration that the LTC3787 is capable of turning on the bottom MOSFET. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum ontime limit In forced continuous mode, if the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles but the output will continue to be regulated. More cycles will be skipped when $V_{IN}$ increases. Once $V_{IN}$ rises above $V_{OUT}$ , the loop keeps the top MOSFET continuously on. The minimum on-time for the LTC3787 is approximately 110ns. #### **Efficiency Considerations** The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the greatest improvement. Percent efficiency can be expressed as: $$%Efficiency = 100\% - (L1 + L2 + L3 + ...)$$ where L1, L2, etc., are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, five main sources usually account for most of the losses in LTC3787 circuits: 1) IC VBIAS current, 2) INTV<sub>CC</sub> regulator current, 3) I<sup>2</sup>R losses, 4) bottom MOS-FET transition losses, 5) body diode conduction losses. - 1. The VBIAS current is the DC supply current given in the Electrical Characteristics table, which excludes MOSFET driver and control currents. VBIAS current typically results in a small (<0.1%) loss. - 2. INTV<sub>CC</sub> current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge, dQ, moves from INTV<sub>CC</sub> to ground. The resulting dQ/dt is a current out of INTV<sub>CC</sub> that is typically much larger than the control circuit current. In continuous mode, $I_{GATECHG} = f(Q_T + Q_B)$ , where $Q_T$ and $Q_B$ are the gate charges of the topside and bottom side MOSFETs. - 3. DC I<sup>2</sup>R losses. These arise from the resistances of the MOSFETs, sensing resistor, inductor and PC board traces and cause the efficiency to drop at high output currents. - 4. Transition losses apply only to the bottom MOSFET(s), and become significant only when operating at low input voltages. Transition losses can be estimated from: Transition Loss = $$(1.7) \frac{V_{OUT}^3}{V_{IN}} \cdot \frac{I_{OUT(MAX)}}{2} \cdot C_{RSS} \cdot f$$ 5. Body diode conduction losses are more significant at higher switching frequency. During the dead time, the loss in the top MOSFETs is $I_{OUT} \bullet V_{DS}$ , where $V_{DS}$ is around 0.7V. At higher switching frequency, the dead time becomes a good percentage of switching cycle and causes the efficiency to drop. Other hidden losses, such as copper trace and internal battery resistances, can account for an additional efficiency degradation in portable systems. It is very important to include these system-level losses during the design phase. #### **Checking Transient Response** The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, V<sub>OLIT</sub> shifts by an amount equal to $\Delta I_{LOAD(ESR)}$ , where ESR is the effective series resistance of $C_{OUT}$ . $\Delta I_{IOAD}$ also begins to charge or discharge $C_{OLIT}$ generating the feedback error signal that forces the regulator to adapt to the current change and return V<sub>OUT</sub> to its steady-state value. During this recovery time V<sub>OLIT</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem. OPTI-LOOP compensation allows the transient response to be optimized over a wide range of output capacitance and ESR values. The availability of the ITH pin not only allows optimization of control loop behavior, but it also provides a DC coupled and AC filtered closed loop response test point. The DC step, rise time and settling at this test point truly reflects the closed loop response. Assuming a predominantly second order system, phase margin and/ or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The ITH external components shown in the Figure 10 circuit will provide an adequate starting point for most applications. The ITH series $R_C$ - $C_C$ filter sets the dominant pole-zero loop compensation. The values can be modified slightly to optimize transient response once the final PC layout is complete and the particular output capacitor type and value have been determined. The output capacitors must be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1 $\mu$ s to 10 $\mu$ s will produce output voltage and ITH pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Placing a power MOSFET and load resistor directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce a realistic load step condition. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the ITH pin signal which is in the feedback loop and is the filtered and compensated control loop response. The gain of the loop will be increased by increasing $R_C$ and the bandwidth of the loop will be increased by decreasing $C_C$ . If RC is increased by the same factor that $C_C$ is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. A second, more severe transient is caused by switching in loads with large (>1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $C_{OUT}$ , causing a rapid drop in $V_{OUT}$ . No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of $C_{LOAD}$ to $C_{OUT}$ is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately 25 • $C_{LOAD}$ . Thus, a $10\mu F$ capacitor would require a 250 $\mu F$ rise time, limiting the charging current to about 200mA. #### **Design Example** As a design example, assume $V_{IN}=12V$ (nominal), $V_{IN}=22V$ (max), $V_{OUT}=24V$ , $I_{OUT(MAX)}=8A$ , $V_{SENSE(MAX)}=75mV$ , and f=350kHz. The components are designed based on single channel operation. The inductance value is chosen first based on a 30% ripple current assumption. Tie the PLLIN/MODE pin to GND, generating 350kHz operation. The minimum inductance for 30% ripple current is: $$\Delta I_{L} = \frac{V_{IN}}{f \cdot L} \left( 1 - \frac{V_{IN}}{V_{OUT}} \right)$$ The largest ripple happens when $V_{\text{IN}} = 1/2V_{\text{OUT}} = 12V$ , where the average maximum inductor current for each channel is: $$I_{MAX} = \left(\frac{I_{OUT(MAX)}}{2}\right) \bullet \left(\frac{V_{OUT}}{V_{IN}}\right) = 8A$$ A $6.8\mu H$ inductor will produce a 31% ripple current. The peak inductor current will be the maximum DC value plus one half the ripple current, or 9.25A. The R<sub>SENSE</sub> resistor value can be calculated by using the maximum current sense voltage specification with some accommodation for tolerances: $$R_{SENSE} \le \frac{75mV}{9.25A} = 0.008\Omega$$ Choosing 1% resistors: $R_A = 5k$ and $R_B = 95.3k$ yields an output voltage of 24.072V. The power dissipation on the top side MOSFET in each channel can be easily estimated. Choosing a Vishay Si7848BDP MOSFET results in: $R_{DS(ON)} = 0.012\Omega$ , $C_{MILLER} = 150pE$ At maximum input voltage with T (estimated) = 50°C: $$P_{MAIN} = \frac{(24V - 12V) 24V}{(12V)^2} \bullet (4A)^2$$ $$\bullet \left[ 1 + (0.005)(50^{\circ}\text{C} - 25^{\circ}\text{C}) \right] \bullet 0.008\Omega$$ $$+ (1.7)(24V)^3 \frac{4A}{12V} (150\text{pF})(350\text{kHz}) = 0.7W$$ $C_{OUT}$ is chosen to filter the square current in the output. The maximum output current peak is: $$I_{OUT(PEAK)} = 8 \cdot \left(1 + \frac{31\%}{2}\right) = 9.3A$$ A low ESR ( $5m\Omega$ ) capacitor is suggested. This capacitor will limit output voltage ripple to 46.5mV (assuming ESR dominate ripple). # **PC Board Layout Checklist** When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the layout diagram of Figure 8. Figure 9 illustrates the current waveforms present in the various branches of the 2-phase synchronous regulators operating in the continuous mode. Check the following in your layout: 1. Put the bottom N-channel MOSFETs MBOT1 and MBOT2 and the top N-channel MOSFETs MTOP1 and MTOP2 in one compact area with $C_{OUT}$ . - 2. Are the signal and power grounds kept separate? The combined IC signal ground pin and the ground return of C<sub>INTVCC</sub> must return to the combined C<sub>OUT</sub> (–) terminals. The path formed by the bottom N-channel MOSFET and the capacitor should have short leads and PC trace lengths. The output capacitor (–) terminals should be connected as close as possible to the source terminals of the bottom MOSFETs. - 3. Does the LTC3787 VFB pin's resistive divider connect to the (+) terminal of C<sub>OUT</sub>? The resistive divider must be connected between the (+) terminal of C<sub>OUT</sub> and signal ground and placed close to the VFB pin. The feedback resistor connections should not be along the high current input feeds from the input capacitor(s). - 4. Are the SENSE<sup>-</sup> and SENSE<sup>+</sup> leads routed together with minimum PC trace spacing? The filter capacitor between SENSE<sup>+</sup> and SENSE<sup>-</sup> should be as close as possible to the IC. Ensure accurate current sensing with Kelvin connections at the sense resistor. - 5. Is the INTV<sub>CC</sub> decoupling capacitor connected close to the IC, between the INTV<sub>CC</sub> and the power ground pins? This capacitor carries the MOSFET drivers' current peaks. An additional $1\mu F$ ceramic capacitor placed immediately next to the INTV<sub>CC</sub> and PGND pins can help improve noise performance substantially. - 6. Keep the switching nodes (SW1, SW2), top gate nodes (TG1, TG2) and boost nodes (BOOST1, BOOST2) away from sensitive small-signal nodes, especially from the opposites channel's voltage and current sensing feedback pins. All of these nodes have very large and fast moving signals and, therefore, should be kept on the output side of the LTC3787 and occupy a minimal PC trace area. - 7. Use a modified "star ground" technique: a low impedance, large copper area central grounding point on the same side of the PC board as the input and output capacitors with tie-ins for the bottom of the INTV<sub>CC</sub> decoupling capacitor, the bottom of the voltage feedback resistive divider and the SGND pin of the IC. LINEAR Figure 8. Recommended Printed Circuit Layout Diagram Figure 9. Branch Current Waveforms #### **PC Board Layout Debugging** Start with one controller on at a time. It is helpful to use a DC-50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SW pin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout and until the output load drops below the low current operation threshold—typically 10% of the maximum designed current level in Burst Mode operation. The duty cycle percentage should be maintained from cycle to cycle in a well designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can suggest noise pickup at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required. Only after each controller is checked for its individual performance should both controllers be turned on at the same time. A particularly difficult region of operation is when one controller channel is nearing its current comparator trip point while the other channel is turning on its bottom MOSFET. This occurs around the 50% duty cycle on either channel due to the phasing of the internal clocks and may cause minor duty cycle jitter. Reduce $V_{\text{IN}}$ from its nominal level to verify operation with high duty cycle. Check the operation of the undervoltage lockout circuit by further lowering $V_{\text{IN}}$ while monitoring the outputs to verify operation. Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltages and low output currents, look for capacitive coupling between the BOOST, SW, TG, and possibly BG connections and the sensitive voltage and current pins. The capacitor placed across the current sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. An embarrassing problem which can be missed in an otherwise properly working switching regulator, results when the current sensing leads are hooked up backwards. The output voltage under this improper hook-up will still be maintained, but the advantages of current mode control will not be realized. Compensation of the voltage loop will be much more sensitive to component selection. This behavior can be investigated by temporarily shorting out the current sensing resistor—don't worry, the regulator will still maintain control of the output voltage. C<sub>IN</sub>, C<sub>OUTA1</sub>, C<sub>OUTA2</sub>: TDK C4532X5R1E226M C<sub>OUTB1</sub>, C<sub>OUTB2</sub>: SANYO, 50CE220LX L1, L2: PULSE PA1494.362NL MBOT1, MBOT2, MTOP1, MTOP2: RENESAS HAT2169H D1, D2: BAS140W \*WHEN $V_{\mbox{\scriptsize IN}}$ < 8V, MAXIMUM LOAD CURRENT AVAILABLE IS REDUCED. Figure 10. High Efficiency 2-Phase 24V Boost Converter CIN, C<sub>OUTA1</sub>, C<sub>OUTA2</sub>: TDK C4532X7RIH685K C<sub>OUTB1</sub>, C<sub>OUTB2</sub>: SANYO, 50CE220LX L1, L2: PULSE PA1494.362NL MBOT1, MBOT2, MTOP1, MTOP2: RENESAS HAT2169H D1, D2: BAS140W Figure 11. High Efficiency 2-Phase 28V Boost Converter Figure 12. High Efficiency 2-Phase 36V Boost Converter C<sub>IN</sub>, C<sub>OUTA1</sub>, C<sub>OUTA2</sub>: TDK C4532X7RIH685K C<sub>OUTB1</sub>, C<sub>OUTB2</sub>: SANYO, 63CE220K L1, L2: PULSE PA2050.163NL MBOT1, MBOT2, MTOP1, MTOP2: RENESAS RJK0652DPB D1. D2: BAS170W Figure 13. High Efficiency 2-Phase 48V Boost Converter C<sub>OUTA1</sub>, C<sub>OUTA2</sub>: C4532x7R1H685K C<sub>OUTB1</sub>, C<sub>OUTB2</sub>: SANYO 63CE220KX C<sub>INA</sub>: TDK C4532X5R1E226M C<sub>INB</sub>: SANYO 50CE220AX L1, L2: PULSE PA2050.103NL MBOT1, MBOT2, MTOP1, MTOP2: RENESAS RJK0305 D1, D2: BAS140W D3, D4: DIODES INC. B340B Figure 14. High Efficiency 2-Phase 24V Boost Converter with Inductor DCR Current Sensing C<sub>INA</sub>, C<sub>OUTA1</sub>, C<sub>OUTA2</sub>, C<sub>OUTA3</sub>, C<sub>OUTA4</sub>: TDK C4532X5R1E226M C<sub>INB</sub>, C<sub>OUTB1</sub>, C<sub>OUTB2</sub>, C<sub>OUTB3</sub>, C<sub>OUTB4</sub>: SANYO, 50CE220LX L1, L2, L3, L4: PULSE PA1494.362NL MBOT1, MBOT2, MBOT3, MBOT4, MTOP1, MTOP2, MTOP3, MTOP4: RENESAS HAT2169H D1, D2, D3, D4: BAS140W \*WHEN $V_{\mbox{\scriptsize IN}}$ < 8V, MAXIMUM LOAD CURRENT AVAILABLE IS REDUCED. Figure 15. 4-Phase Single Output Boost Converter ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. #### GN Package 28-Lead Plastic SSOP (Narrow .150 Inch) (Reference LTC DWG # 05-08-1641 Rev B) - \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE - \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE # PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. #### (Reference LTC DWG # 05-08-1712 Rev B) - NOTE: - 1. DRAWING PROPOSED TO BE MADE A JEDEC PACKAGE OUTLINE MO-220 VARIATION (WXXX-X). - 2. DRAWING NOT TO SCALE - 3. ALL DIMENSIONS ARE IN MILLIMETERS - DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5. EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|-------------------------------------------------------------------------------------|------------------| | Α | 12/10 | Updated PGND, BG2, BG1, INTV <sub>CC</sub> and EXTV <sub>CC</sub> Pin numbers | 10 | | | | Updated Block Diagram | 11 | | | | Updated Figures 11, 12, 13 | 29, 30 | | | | Updated Related Parts | 36 | | В | 9/11 | Updated graphs on TA01b, G02, G09, G10, G11, G13, G14, G15, G18, G19, G22, and G26. | 1, 5, 6, 7, 8, 9 | | | | Updated the Storage Temperature Range | 2 | | | | Updated Topside MOSFET Driver Supply (C <sub>B</sub> , D <sub>B</sub> ) section | 22 | | | | Updated Related Parts List | 36 | | С | 4/12 | Added H and MP grades | 2, 4 | Figure 16. PolyPhase Application **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |---------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LTC3788/LTC3788-1 | Multiphase, Dual Output Synchronous Step-Up<br>Controller | 4.5V (Down to 2.5V After Start-Up) $\leq$ V <sub>IN</sub> $\leq$ 38V, V <sub>OUT</sub> Up to 60V, 50kHz to 900kHz Fixed Operating Frequency, 5mm $\times$ 5mm QFN-32, SSOP-28 | | LTC3786 | Low IQ Synchronous Step-Up Controller | 4.5V (Down to 2.5V After Start-Up) $\leq$ V <sub>IN</sub> $\leq$ 38V, V <sub>OUT</sub> Up to 60V, 50kHz to 900kHz Fixed Operating Frequency, 3mm $\times$ 3mm QFN-32, MSOP-16E | | LTC3862/LTC3862-1 | Multiphase, Dual Channel Single Output Current<br>Mode Step-Up DC/DC Controller | $4V \le V_{IN} \le 36V$ , 5V or 10V Gate Drive, 75kHz to 500kHz Fixed Operating Frequency, SSOP-24, TSSOP-24, 5mm × 5mm QFN-24 | | LT3757/LT3758 | Boost, Flyback, SEPIC and Inverting Controller | $2.9V \leq V_{IN} \leq$ 40V/100V, 100kHz to 1MHz Fixed Operating Frequency, 3mm $\times$ 3mm DFN-10 and MSOP-10E | | LTC1871/LTC1871-1/<br>LTC1871-7 | Wide Input Range, No R <sub>SENSE</sub> Low Quiescent Current Flyback, Boost and SEPIC Controller | $2.5V \leq V_{IN} \leq$ 36V, 50kHz to 1MHz Fixed Operating Frequency, $I_Q$ = 250 $\mu A$ , MSOP-10 | | LTC3859 | Low I <sub>Q</sub> , Triple Output Buck/Buck/Boost Synchronous DC/DC Controller | All Outputs Remain in Regulation Through Cold Crank, 4.5V (Down to 2.5V After Start-Up) $\leq$ V $_{IN}$ $\leq$ 38V, V $_{OUT(BUCKS)}$ Up to 24V, V $_{OUT(B00ST)}$ Up to 60V, I $_{Q}$ = 55 $\mu$ A | | LTC3789 | High Efficiency Synchronous 4-Switch Buck-Boost DC/DC Controller | $4V \le V_{IN} \le 38V$ , $0.8V \le V_{OUT} \le 38V$ , $4mm \times 5mm$ QFN-28 and SSOP-2 |