

Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

#### FEATURES AND BENEFITS

- Automotive AEC-Q100 qualified
- Wide operating voltage range: 3.0 to 45 V
- Adjustable output voltage
- PWM frequency dithering reduces EMI/EMC signature and minimizes input filtering
- Programmable base frequency (f<sub>OSC</sub>): 200 kHz to 2.2 MHz
- For low frequency, high current designs (<520 kHz), applying a clock to SYNC<sub>IN</sub> will synchronize the PWM frequency to avoid AM band harmonic interference
- Soft recovery from dropout avoids overshoot of V<sub>OUT</sub>
- External compensation provides flexibility to tune the system for maximum stability or optimum transient response
- Adjustable soft-start time controls inrush current to accommodate a wide range of output capacitances
- Pre-bias startup allows quick, monotonic restart and avoids reset
- High-voltage ENBAT input for ignition/key control
- Logic enable (EN) input for microcontroller or DSP control
- NPOR open-drain output with adjustable rising delay
- Overvoltage, pulse-by-pulse current limit, hiccup mode short circuit, and thermal protections
- Robust FMEA: pin open/short and component faults

## APPLICATIONS

- Infotainment
- Battery-powered systems
- Navigation systems
- Industrial systemsNetwork and telecom
- Instrument clustersAudio systems
- ADAS applications
- Network and teleHome audio
- Home audio
  - HVAC systems

#### DESCRIPTION

Designed to satisfy the power supply requirements of automotive, industrial, and consumer applications, the A8660 includes all the control and protection circuitry to produce a robust PWM controller delivering high current.

The A8660 includes PWM frequency dithering, which has been shown to reduce EMI/EMC. A soft recovery feature prevents output voltage overshoot when the converter comes out of a low VIN dropout condition. For high current, low frequency designs (<520 kHz), an external clock can be applied to the SYNC<sub>IN</sub> pin to shift the PWM harmonics, thus avoiding AM band interference with a tuner or other sensitive electronics.

The A8660 has external compensation so it can be tuned to satisfy various system goals over a wide range of PWM frequencies and external components. It includes adjustable soft start to minimize inrush current. Additionally, it monitors the feedback voltage to provide an open-drain NPOR signal with adjustable delay time.

Extensive protection features of the A8660 include pulse-bypulse current limit, hiccup mode short-circuit protection, BOOT open/short voltage protection, VIN undervoltage lockout,  $V_{OUT}$ overvoltage protection, and thermal shutdown. The A8660 is supplied in a low profile 20-pin QFN package (suffix "ES") with exposed power pad.

#### PACKAGE:



# 20-pin 4 × 4 mm QFN (ES) with wettable flank

Not to scale



#### Figure 1: Typical Application Schematic

#### **SELECTION GUIDE**

| Part Number  | Temperature Range | Packing <sup>[1]</sup>      | Package                                        |
|--------------|-------------------|-----------------------------|------------------------------------------------|
| A8660KESTR-J | –40°C to 150°C    | 1500 pieces per 7-inch reel | 20-pin QFN with thermal pad and wettable flank |

<sup>[1]</sup> Contact Allegro for additional packing options.

#### ABSOLUTE MAXIMUM RATINGS<sup>[2]</sup>: with respect to ground, unless otherwise noted

| Characteristic                       | Symbol                                                                                                    | Notes               | Rating                       | Unit |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------|------------------------------|------|
| VIN, SS,<br>EN, ENBAT                | V <sub>VIN</sub> , V <sub>SS</sub> ,<br>V <sub>EN</sub> , V <sub>ENBAT</sub>                              |                     | –0.3 to 50                   | V    |
| BOOT, HD                             | V <sub>BOOT</sub> , V <sub>HD</sub>                                                                       |                     | –0.3 to V <sub>VIN</sub> + 9 | V    |
|                                      | N/                                                                                                        | continuous          | -0.6 to V <sub>VIN</sub> + 1 | V    |
|                                      | V <sub>LX</sub>                                                                                           | t < 50 ns           | –2 to V <sub>VIN</sub> + 3   | V    |
| LD, VREG                             | V <sub>LD</sub> , V <sub>VREG</sub>                                                                       |                     | –0.3 to 9                    | V    |
| CS+                                  | V <sub>CS+</sub>                                                                                          | With respect to CS- | -0.5 to 0.5                  | V    |
| CS+, CS–, FB                         | $V_{CS+}, V_{CS-}, V_{FB}$                                                                                |                     | -0.3 to 22                   | V    |
| FSET, NPOR,<br>CPOR, COMP,<br>ENBATS | V <sub>FSET</sub> , V <sub>NPOR</sub> ,<br>V <sub>CPOR</sub> , V <sub>COMP</sub> ,<br>V <sub>ENBATS</sub> |                     | -0.3 to 6.5                  | V    |
| Junction Temperature Range           | T <sub>J</sub> (max)                                                                                      |                     | -40 to 150                   | °C   |
| Storage Temperature Range            | T <sub>stg</sub>                                                                                          |                     | –55 to 150                   | °C   |

<sup>[2]</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL CHARACTERISTICS

| Characteristic                         | Symbol                | Test Conditions <sup>[3]</sup>                           | Value | Unit |
|----------------------------------------|-----------------------|----------------------------------------------------------|-------|------|
| lunction to Ambient Thermal Desistance | $R_{\thetaJA}$        | QFN-20 (ES) package, 4-layer PCB based on JEDEC standard | 37    | °C/W |
| Junction to Ambient mermai Resistance  | $R_{	extsf{	heta}JC}$ | QFN-20 (ES) package, Junction to thermal pad             | 2     | °C/W |

<sup>[3]</sup> Additional thermal information available on the Allegro website.

#### **Table of Contents**

| Features and Benefits         | . 1 |
|-------------------------------|-----|
| Description                   | . 1 |
| Applications                  | . 1 |
| Package                       | . 1 |
| Typical Application Schematic | . 1 |
| Selection Guide               | . 2 |
| Absolute Maximum Ratings      | . 2 |
| Thermal Characteristics       | . 2 |
|                               |     |

| Pinout Diagram and Terminal List |   |
|----------------------------------|---|
| Block Diagrams                   |   |
| Electrical Characteristics       | 6 |
| Functional Description           | 9 |
| Protection Features              |   |
| Component Selections             |   |
| PCB Layout Recommendations       |   |
| Package Outline Drawing          |   |
|                                  |   |



## PINOUT DIAGRAM AND TERMINAL LIST





#### **Terminal List Table**

| Number | Symbol | Function                                                                                                                                                                                                                                                                                                         |
|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | NPOR   | Open-drain "power-good" output with programmable rising-delay. A logic low at this pin indicates the voltage at the FB pin is not within regulation.<br>The NPOR delay is programmable via the CPOR pin. An external pull-up resistor must be provided if this pin is used by the system.                        |
| 2      | ENBATS | Open-drain output pin indicating the status of the ENBAT pin. An external pull-up resistor must be provided if this pin is used by the system.                                                                                                                                                                   |
| 3      | FSET   | Connect a resistor from this pin to ground to set the base PWM oscillator frequency (f <sub>OSC</sub> ). See the applications section for an R <sub>FSET</sub> versus PWM oscillator frequency equation and graph.                                                                                               |
| 4      | AGND   | Analog ground pin. Refer to the PCB layout section for further information on grounding.                                                                                                                                                                                                                         |
| 5      | COMP   | Error amplifier output pin. There must be a compensation network (R <sub>Z</sub> , C <sub>Z</sub> , C <sub>P</sub> ) connected to this pin to stabilize the current control loop.                                                                                                                                |
| 6      | FB     | Negative input pin of the error amplifier. Connect this pin to the output of a resistor divider from V <sub>OUT</sub> to ground to set the converter output voltage.                                                                                                                                             |
| 7      | CS-    | Negative input to the current sense amplifier.                                                                                                                                                                                                                                                                   |
| 8      | CS+    | Positive input to the current sense amplifier.                                                                                                                                                                                                                                                                   |
| 9      | SYNC   | External synchronization input pin. Applying an external clock to this pin forces synchronization of the internal oscillator to the external clock frequency for low frequency designs (<520 kHz). If this pin is not used, it has an internal pull-down resistor so it can be left open or connected to ground. |
| 10     | VREG   | Internal voltage regulator bypass capacitor pin. The voltage at this pin is the main supply for the both the internal circuitry and the low-side gate drive (LD). A 1 µF ceramic capacitor should be connected from this pin to ground.                                                                          |
| 11     | LD     | Low-side gate driver output. Drive is taken from VREG with respect to ground.                                                                                                                                                                                                                                    |
| 12     | PGND   | Power ground. Refer to the PCB layout section for further information on grounding.                                                                                                                                                                                                                              |
| 13     | LX     | Switching node for the external MOSFETs and output inductor. Also, this pin is the reference for the BOOT supply.                                                                                                                                                                                                |
| 14     | HD     | High-side gate driver output. Drive is taken from BOOT with respect to LX.                                                                                                                                                                                                                                       |
| 15     | BOOT   | High-side gate drive supply input. A quality ceramic capacitor should be connected from this pin to LX.                                                                                                                                                                                                          |
| 16     | VIN    | Input supply voltage. This pin should be bypassed by several high-quality ceramic capacitors chosen to address various frequencies. Refer to the applications section for additional details.                                                                                                                    |
| 17     | SS     | Soft-start timing adjustment pin. A capacitor connected to this pin defines the rise time of the output voltage either at start-up, low VIN soft recovery, or recovery from an overload.                                                                                                                         |
| 18     | ENBAT  | Enable input from an ignition key switch. An R-C low-pass filter, as shown in the Recommended Applications Schematic, should be used if this pin is connected to VBAT via a key switch. This pin is rated for 50 V maximum. Connect this pin to ground if unused.                                                |
| 19     | EN     | Logic-enable input from a microcontroller or DSP. If this pin is not used, it must be connected to ground. This pin is rated for 50 V maximum.                                                                                                                                                                   |
| 20     | CPOR   | NPOR rising-delay programming pin. A capacitor connected to this pin defines the NPOR rising delay at start-up or recovering from a fault.                                                                                                                                                                       |
| -      | PAD    | Exposed pad of the package. Provides optimal thermal performance when connected to the ground plane(s) of the PCB using multiple vias.                                                                                                                                                                           |



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

## Block Diagram / Typical 3.3 V, 5 A, 2.2 MHz Applications Schematic



Figure 2: High Frequency Design Example: 12  $V_{\text{VIN}}$ , 3.3  $V_{\text{OUT}}$ , 5 A at 2.2 MHz



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

## Typical 5 V, 10 A, 410 kHz Applications Schematic



Figure 3: Low Frequency Design Example: 12  $V_{VIN}$ , 5  $V_{OUT}$ , 10 A at 410 kHz



#### ELECTRICAL CHARACTERISTICS: Valid at V<sub>VIN</sub> = 13 V, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless noted otherwise

| Characteristics                             | Symbol                  | Test Conditions                                                                            | Min. | Тур. | Max. | Unit |
|---------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT VOLTAGE SPECIFICATIONS (VIN)          |                         |                                                                                            |      |      |      |      |
| Input Voltage Range                         | V <sub>VIN</sub>        | V <sub>VIN</sub> must first rise above V <sub>UVLO(START,MAX)</sub>                        | 3.0  | _    | 45   | V    |
| VIN UVLO Start                              | V <sub>VIN(START)</sub> | V <sub>VIN</sub> rising                                                                    | 3.1  | 3.4  | 3.7  | V    |
| VIN UVLO Stop                               | V <sub>VIN(STOP)</sub>  | V <sub>VIN</sub> falling                                                                   | 2.3  | 2.6  | 2.9  | V    |
| VIN UVLO Hysteresis                         | V <sub>VIN(HYS)</sub>   | V <sub>VIN(START)</sub> – V <sub>VIN(STOP)</sub>                                           | -    | 800  | -    | mV   |
| INPUT SUPPLY CURRENT                        |                         |                                                                                            |      |      |      |      |
| Input Sleep Current [1][3]                  | I <sub>VIN(SLEEP)</sub> | T <sub>J</sub> = 25°C, V <sub>EN</sub> = V <sub>ENBAT</sub> = LO, V <sub>FB</sub> < 200 mV | -    | 2    | 10   | μA   |
| Input Current, PWM Mode [1]                 | I <sub>VIN(PWM)</sub>   | V <sub>EN</sub> = HI, V <sub>FB</sub> = 0.8 V, V <sub>COMP</sub> = 0 V                     | -    | 2.5  | 5.0  | mA   |
| <b>REGULATION ACCURACY (FB PIN)</b>         | ND OUTPUT               | VOLTAGE                                                                                    |      |      |      |      |
|                                             |                         | $T_J = 150^{\circ}C, V_{FB} = V_{COMP}$                                                    | 792  | 800  | 808  | mV   |
| Feedback voltage Accuracy                   | V <sub>FB</sub>         | V <sub>FB</sub> = V <sub>COMP</sub>                                                        | 784  | -    | 816  | mV   |
| Output Voltage Setting Range <sup>[2]</sup> | V <sub>OUT</sub>        |                                                                                            | 0.8  | -    | 20   | V    |
| SWITCHING FREQUENCY AND DITH                | ERING (FSET             | PIN)                                                                                       |      |      |      |      |
|                                             | 6                       | R <sub>FSET</sub> = 11.8 kΩ                                                                | 1.96 | 2.2  | 2.5  | MHz  |
| Switching Frequency                         | fosc                    | R <sub>FSET</sub> = 86.6 kΩ                                                                | -    | 410  | -    | kHz  |
| Frequency Dithering                         | Δf <sub>OSC</sub>       | As a percent of f <sub>OSC</sub>                                                           | _    | ±10  | _    | %    |
| Dithering Modulation Frequency [3]          | f <sub>MOD</sub>        |                                                                                            | 9    | 12   | 15   | kHz  |
| PULSE-WIDTH MODULATION (PWM)                | TIMING AND              | CONTROL                                                                                    |      |      |      |      |
| Minimum Controllable On-Time                | t <sub>ON(MIN)</sub>    |                                                                                            | -    | 70   | 90   | ns   |
| Minimum Off-Time                            | t <sub>OFF(MIN)</sub>   |                                                                                            | -    | 85   | 150  | ns   |
| Current Sense Amplifier Gain                | G <sub>CSA</sub>        |                                                                                            | -    | 7.5  | -    | V/V  |
| Slope Compensation <sup>[3]</sup>           | S <sub>E</sub>          | Measured at the input to the current sense amp and from $t_{ON(MIN)}$ to $t_{ON(MAX)}$     | -    | 16   | -    | mV   |
| MOSFET GATE DRIVERS (HD, LD)                | ·                       |                                                                                            |      |      |      |      |
| High-Side Driver, Source Current            | I <sub>HD(SRC)</sub>    | V <sub>BOOT</sub> - V <sub>LX</sub> = 5.6 V, V <sub>HD</sub> = 1.5 V                       | -    | 0.8  | -    | А    |
| High-Side Driver, Sink Current              | I <sub>HD(SINK)</sub>   | V <sub>BOOT</sub> - V <sub>LX</sub> = 5.6 V, V <sub>HD</sub> = 1.5 V                       | -    | 1.5  | -    | А    |
| Low-Side Driver, Source Current             | I <sub>LD(SRC)</sub>    | V <sub>VREG</sub> = 6.3 V, V <sub>LD</sub> = 1.5 V                                         | -    | 2.0  | -    | А    |
| Low-Side Driver, Sink Current               | I <sub>LD(SINK)</sub>   | V <sub>VREG</sub> = 6.3 V, V <sub>LD</sub> = 1.5 V                                         | -    | 1.8  | -    | А    |
| MOSFET PROTECTIONS                          | · · · · ·               |                                                                                            |      |      |      |      |
|                                             | I <sub>LIM(HS1)</sub>   | $t_{ON} = t_{ON(MIN)}$                                                                     | 50   | 70   | 90   | mV   |
| High-Side Current Limit                     | I <sub>LIM(HS2)</sub>   | $t_{ON} = t_{ON(MAX)} [3]$                                                                 | -    | 54   | -    | mV   |
| Low-Side Current Limit                      | I <sub>LIM(LS)</sub>    | $t_{ON} = t_{ON(MIN)}$                                                                     | -    | -12  | -    | mV   |
| High-Side Protection Voltage                | V <sub>DS(HS)</sub>     | LX node shorted to GND, $V_{VIN} - V_{LX}$                                                 | -    | 390  | -    | mV   |
| Low-Side Protection Voltage                 | V <sub>DS(LS)</sub>     | LX node shorted to VIN, $V_{LX} - V_{GND}$                                                 | -    | 420  | -    | mV   |

Continued on the next page ...



#### ELECTRICAL CHARACTERISTICS (continued): Valid at V<sub>VIN</sub> = 13 V, $-40^{\circ}C \le T_{J} \le 150^{\circ}C$ , unless noted otherwise

| Characteristics                                  | Symbol                  | Test Conditions                                | Min.                           | Тур.                | Max.                           | Unit                       |
|--------------------------------------------------|-------------------------|------------------------------------------------|--------------------------------|---------------------|--------------------------------|----------------------------|
| Synchronization Input (SYNC <sub>IN</sub> Pin)   |                         |                                                |                                |                     |                                |                            |
| Synchronization Frequency Range                  | f <sub>LX(SYNC)</sub>   | f <sub>OSC(TYP)</sub> ≤666 kHz                 | 1.2 ×<br>f <sub>OSC(TYP)</sub> | -                   | 1.5 ×<br>f <sub>OSC(TYP)</sub> | -                          |
| Maximum Synchronization Frequency [3]            | f <sub>SYNC(MAX)</sub>  | f <sub>OSC(TYP)</sub> = 666 kHz                | -                              | _                   | 1.0                            | MHz                        |
| SYNC <sub>IN</sub> Pulse Width                   | t <sub>PW(SYNC)</sub>   |                                                | 200                            | -                   | 500                            | ns                         |
| SYNC <sub>IN</sub> Rise/Fall Time <sup>[3]</sup> | t <sub>R/F(SYNC)</sub>  |                                                | -                              | -                   | 15                             | ns                         |
| SVAIC Valtage Thresholds [3]                     | V <sub>SYNC(HI)</sub>   | V <sub>SYNC(IN)</sub> rising                   | -                              | 1.6                 | 2.0                            | V                          |
| STACIN VOILage Thresholds (9)                    | V <sub>SYNC(LO)</sub>   | V <sub>SYNC(IN)</sub> falling                  | 0.8                            | 1.1                 | -                              | V                          |
| ERROR AMPLIFIER (COMP PIN)                       |                         |                                                |                                |                     |                                |                            |
| Feedback Input Bias Current <sup>[1]</sup>       | I <sub>FB</sub>         | V <sub>FB</sub> = 800 mV                       | -40                            | _                   | -12                            | nA                         |
| Open-Loop Voltage Gain                           | A <sub>VOL</sub>        |                                                | -                              | 65                  | -                              | dB                         |
| Transconductance                                 | am                      | V <sub>FB</sub> > 400 mV                       | 550                            | 750                 | 950                            | μA/V                       |
| Transconductance                                 | gin                     | 0 V < V <sub>FB</sub> < 400 mV                 | 275                            | 375                 | 475                            | μA/V                       |
| Output Current                                   | I <sub>COMP</sub>       |                                                | -                              | ±75                 | -                              | μΑ                         |
| COMP Pull-Down Resistance                        | R <sub>COMP</sub>       | FAULT = HI or HICCUP = HI                      | -                              | 1                   | -                              | kΩ                         |
| SOFT START (SS PIN)                              |                         |                                                |                                |                     |                                |                            |
| Startup (Source) Current                         | I <sub>SS</sub>         | HICCUP = FAULT = LO                            | -30                            | -20                 | -10                            | μΑ                         |
| Hiccup (Sink) Current                            | I <sub>HIC</sub>        | HICCUP = HI                                    | 1                              | 2.2                 | 5                              | μΑ                         |
| Soft-Start Delay Time [3]                        | t <sub>SS(DELAY)</sub>  | C <sub>SS</sub> = 22 nF                        | -                              | 440                 | -                              | μs                         |
| Soft-Start Ramp Time [3]                         | t <sub>SS</sub>         | C <sub>SS</sub> = 22 nF                        | -                              | 880                 | -                              | μs                         |
| Soft-Start Offset Voltage [3]                    | V <sub>SS(OFFS)</sub>   |                                                | -                              | 400                 | -                              | mV                         |
| FAULT/HICCUP Reset Voltage                       | V <sub>SS(RST)</sub>    | V <sub>SS</sub> falling due to HICCUP or FAULT | -                              | 200                 | -                              | mV                         |
| Hiccup Counter Enable Threshold                  | V <sub>HIC(EN)</sub>    | V <sub>SS</sub> rising                         | -                              | 2.3                 | -                              | V                          |
|                                                  |                         | 0 V < V <sub>FB</sub> < 200 mV                 | -                              | f <sub>OSC</sub> /4 | -                              | -                          |
| Soft-Start Frequency Foldback                    | f <sub>LX(SS)</sub>     | 200 mV < V <sub>FB</sub> < 400 mV              | -                              | f <sub>OSC</sub> /2 | -                              | -                          |
|                                                  |                         | V <sub>FB</sub> > 400 mV                       | -                              | f <sub>OSC</sub>    | -                              | -                          |
| Pull-Down Resistance                             | R <sub>SS(FLT)</sub>    | $V_{ENBAT} = V_{EN} = 0 V \text{ or FAULT}$    | -                              | 2                   | -                              | kΩ                         |
| Maximum Voltage [3]                              | V <sub>SS(MAX)</sub>    |                                                | -                              | 3.3                 | -                              | V                          |
| HICCUP MODE COUNTING                             |                         |                                                |                                |                     |                                |                            |
| High-Side Overcurrent Count                      | HIC <sub>OC</sub>       | After V <sub>SS</sub> > V <sub>HIC(EN)</sub>   | -                              | 120                 | -                              | f <sub>OSC</sub><br>counts |
| LX Short-to-Ground Count <sup>[3]</sup>          | HIC <sub>LX(GND)</sub>  |                                                | -                              | 2                   | -                              | f <sub>OSC</sub><br>counts |
| LX Short-to-VIN Count [3]                        | HIC <sub>LX(VIN)</sub>  |                                                | -                              | 2                   | _                              | f <sub>OSC</sub><br>counts |
| BOOT Short Circuit Count <sup>[3]</sup>          | HIC <sub>BOOT(SC)</sub> |                                                | -                              | 120                 | -                              | f <sub>OSC</sub><br>counts |
| BOOT Open Circuit Count <sup>[3]</sup>           | HIC <sub>BOOT(OC)</sub> |                                                | -                              | 7                   | _                              | f <sub>OSC</sub><br>counts |

Continued on the next page ...



#### ELECTRICAL CHARACTERISTICS (continued): Valid at V<sub>VIN</sub> = 13 V, $-40^{\circ}C \le T_{J} \le 150^{\circ}C$ , unless noted otherwise

| Characteristics                           | Symbol                                                          | Test Conditions                                                           | Min. | Тур. | Max. | Unit                       |
|-------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|----------------------------|
| OUTPUT VOLTAGE MONITORING (V <sub>F</sub> | OUTPUT VOLTAGE MONITORING (V <sub>FB</sub> ) AND NPOR/CPOR PINS |                                                                           |      |      |      |                            |
| V <sub>FB</sub> Overvoltage Threshold     | V <sub>FB(OV)</sub>                                             | V <sub>FB</sub> rising                                                    | 860  | 880  | 900  | mV                         |
| V <sub>FB</sub> Overvoltage Hysteresis    | V <sub>FB(OV,HYS)</sub>                                         | $V_{FB}$ falling, relative to $V_{FB(OV)}$                                | -    | 20   | -    | mV                         |
| V <sub>FB</sub> Undervoltage Threshold    | V <sub>FB(UV)</sub>                                             | V <sub>FB</sub> rising                                                    | 719  | 750  | 782  | mV                         |
| V <sub>FB</sub> Undervoltage Hysteresis   | V <sub>FB(UV,HYS)</sub>                                         | $V_{FB}$ falling, relative to $V_{FB(UV)}$                                | -    | 15   | -    | mV                         |
| NPOR Startup Delay                        | t <sub>dNPOR(SU)</sub>                                          | $C_{POR}$ = 22 nF, $V_{FB}$ increasing                                    | -    | 2    | -    | ms                         |
| NPOR Undervoltage Delay <sup>[3]</sup>    | t <sub>dNPOR(UV)</sub>                                          | Decreasing V <sub>FB</sub>                                                | -    | 4    | -    | μs                         |
| NPOR Overvoltage Delay                    | t <sub>dNPOR(OV)</sub>                                          | After an overvoltage detection                                            | -    | 120  | -    | f <sub>OSC</sub><br>cycles |
| NPOR Low Output Voltage                   | V <sub>NPOR(L)</sub>                                            | NPOR asserted, I <sub>NPOR</sub> = 4 mA                                   | -    | -    | 400  | mV                         |
| NPOR Leakage <sup>[1]</sup>               | I <sub>NPOR(LKG)</sub>                                          | NPOR not asserted, V <sub>NPOR</sub> = 5.5 V                              | -1   | -    | +1   | μA                         |
| CPOR Charge Current <sup>[1]</sup>        | I <sub>CPOR</sub>                                               |                                                                           | -    | -12  | -    | μA                         |
| CPOR Voltage Threshold                    | V <sub>CPOR</sub>                                               | V <sub>CPOR</sub> rising                                                  | -    | 1.25 | -    | V                          |
| ENABLE INPUT (EN PIN)                     |                                                                 |                                                                           |      |      |      |                            |
| Enable High Threshold                     | V <sub>EN(H)</sub>                                              | V <sub>EN</sub> rising                                                    | -    | 1.6  | 2.0  | V                          |
| Enable Low Threshold                      | V <sub>EN(L)</sub>                                              | V <sub>EN</sub> falling                                                   | 0.8  | 1.0  | -    | V                          |
| Enable Input Hysteresis                   | V <sub>EN(HYS)</sub>                                            | $V_{EN(H)} - V_{EN(L)}$                                                   | -    | 600  | -    | mV                         |
| Enable Input Bias Current <sup>[1]</sup>  | I <sub>EN</sub>                                                 | V <sub>EN</sub> = 12 V                                                    | -    | 6    | 20   | μA                         |
| IGNITION ENABLE INPUT (ENBAT PI           | N)                                                              |                                                                           |      |      |      |                            |
| ENBAT Low Voltage Threshold               | V <sub>ENBAT(L)</sub>                                           | V <sub>ENBAT</sub> falling                                                | 2.2  | 2.5  | 3.0  | V                          |
| ENBAT High Voltage Threshold              | V <sub>ENBAT(H)</sub>                                           | V <sub>ENBAT</sub> rising                                                 | 2.9  | 3.2  | 3.6  | V                          |
| ENBAT Hysteresis                          | V <sub>ENBAT(HYS)</sub>                                         | $V_{\text{ENBAT}(\text{H})} - V_{\text{ENBAT}(\text{L})}$                 | -    | 700  | -    | mV                         |
| ENBAT Input Current                       | I <sub>ENBAT</sub>                                              | V <sub>ENBAT</sub> = 12 V                                                 | -    | 16   | 50   | μA                         |
| DISABLE DELAY                             |                                                                 |                                                                           |      |      |      |                            |
| EN (or ENBAT) Disable Delay               | t <sub>DIS</sub>                                                | V <sub>EN</sub> (or V <sub>ENBAT</sub> ) transition low                   | 110  | 150  | 190  | μs                         |
| IGNITION STATUS OUTPUT (ENBATS            | PIN)                                                            |                                                                           |      |      |      |                            |
| ENBATS Output Voltage                     | V <sub>ENBATS(L)</sub>                                          | I <sub>ENBATS</sub> = 4 mA                                                | -    | -    | 400  | mV                         |
| ENBATS Output Leakage [1]                 | I <sub>ENBATS(LKG)</sub>                                        | V <sub>O</sub> = 5.5 V, ENBAT = high                                      | -1   | -    | +1   | μA                         |
| BOOT REGULATOR (BOOT PIN)                 |                                                                 |                                                                           |      |      |      |                            |
| BOOT Voltage                              | V <sub>BOOT</sub>                                               | V <sub>BOOT</sub> – V <sub>LX</sub>                                       | -    | 5.5  | 6.0  | V                          |
| BOOT Enable Threshold                     | V <sub>BOOT(EN)</sub>                                           | V <sub>BOOT</sub> rising, HICCUP = LO after SS                            | -    | 3.0  | -    | V                          |
| BOOT Disable Threshold                    | V <sub>BOOT(DIS)</sub>                                          | V <sub>BOOT</sub> falling, HICCUP = HI                                    | -    | 2.5  | -    | V                          |
| BOOT Enable Hysteresis                    | V <sub>BOOT(HYS)</sub>                                          | V <sub>BOOT(EN)</sub> - V <sub>BOOT(DIS)</sub>                            | -    | 500  | -    | mV                         |
| INTERNAL REGULATOR (VREG PIN)             |                                                                 |                                                                           |      |      |      |                            |
| VREG Output Voltage                       | V <sub>VREG</sub>                                               | $V_{\text{ENBAT}}$ or $V_{\text{EN}}$ = HI, 7 V < $V_{\text{VIN}}$ < 45 V | 6.0  | 6.2  | 6.4  | V                          |
| THERMAL SHUTDOWN PROTECTION               | N (TSD)                                                         | T                                                                         |      |      |      |                            |
| TSD Rising Threshold <sup>[3]</sup>       | T <sub>TSD</sub>                                                | $T_J$ rising, PWM stops immediately and both COMP and SS are pulled low   | 155  | 170  | -    | °C                         |
| TSD Hysteresis <sup>[3]</sup>             | T <sub>TSD(HYS)</sub>                                           | $T_J$ falling, relative to $T_{TSD}$                                      | -    | 20   | -    | °C                         |

<sup>[1]</sup> Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin.

<sup>[2]</sup> Thermally limited depending on input voltage, duty cycle, regulator load currents, PCB layout, and airflow.

<sup>[3]</sup> Ensured by design and characterization, not production tested.



Allegro MicroSystems 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com

## FUNCTIONAL DESCRIPTION

### Overview

The A8660 is a fixed-frequency, synchronous buck controller that incorporates all the control and protection circuitry necessary to satisfy a wide range of automotive and industrial applications. The A8660 employs peak current-mode control to provide simple compensation and robust loop stability along with excellent regulation during load transients and virtually instantaneous response to input voltage deviations.

Features of the A8660 include a precision voltage reference, adjustable switching frequency, PWM frequency dithering, highcurrent integrated gate drivers, a high-voltage rated enable input (ENBAT), a logic-level enable input (EN), a synchronization input (SYNC<sub>IN</sub>), adjustable soft-start time (SS), pre-bias startup capability, low current sleep mode, and an NPOR output with adjustable delay.

The protection features of the A8660 include VIN undervoltage lockout (UVLO), pulse-by-pulse overcurrent protection (OCP), hiccup mode short-circuit protection (HIC), overvoltage protection (OVP), and thermal shutdown (TSD). In addition, the A8660 provides open-circuit, adjacent pin short-circuit and pin-to-ground short-circuit protection.

## **PWM Switching Frequency**

The PWM switching frequency of the A8660 is adjustable from 200 kHz to 2.2 MHz and has an accuracy of -11%, +13% over the operating temperature range. Connecting a resistor from the FSET pin to GND sets the switching frequency. A graph of switching frequency versus  $R_{FSET}$  and an equation to calculate  $R_{FSET}$  are provided in the Component Selections section of this datasheet.

## **PWM Frequency Dithering**

The A8660 includes PWM frequency dithering—a state-of-theart technique to help reduce EMI/EMC for demanding automotive applications.

The A8660 performs dithering of the PWM frequency. Dithering the PWM frequency spreads the energy above and below the "base" switching frequency ( $f_{OSC}$ ). A typical fixed-frequency PWM regulator will create distinct "spikes" of energy at the switching frequency and at multiples of the switching frequency. Conversely, the A8660 spreads the spectrum around the switching frequency, thus creating a lower magnitude at any comparative frequency. However, frequency dithering is disabled if an external clock is applied to SYNC<sub>IN</sub>.

The dithering sweep is internally set at  $\Delta f_{OSC}$  (±10%)—the

switching frequency will ramp from 0.90 to 1.10 times the base frequency ( $f_{OSC}$ ). The modulation frequency sweeps a triangular pattern operating at  $f_{MOD}$  (12 kHz).

The following figures compare the conducted and radiated emissions of the A8660 with dithering disabled and enabled:  $12 V_{VIN}$ ,  $3.3 V_{OUT}$ , at 2.2 MHz with a 3 A load. The external components and PCB layouts of the two setups were identical. It is clear that PWM dithering significantly reduces the peak levels of energy produced by a traditional, non-dithering regulator.







#### Figure 5: Comparison of Dithering (blue) to Non-Dithering (red) Radiated Emissions (Peak) in dBµV/m



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

## Soft Recovery from Dropout, Low Battery

Automotive electronics are often exposed to severe dips in the battery voltage that, although temporary, occur very quickly. A typical regulator responds to a voltage dip by raising its duty cycle to a very high value, near 95%. Unfortunately, when the battery returns to normal, the typical regulator cannot reduce its duty cycle as fast as the battery recovers, so the regulators output overshoots. Too much overshoot can result in damage to the load. The A8660 incorporates a unique "soft recovery" technique to eliminate overshoot. Figure 6 displays the effectiveness of the soft recovery technique employed by the A8660.



#### Figure 6: Soft Recovery, VIN = 5 to 12 V in 100 μs CH1 = VIN, CH2 = VOUT

When VIN recovers,  $V_{OUT}$  from the A8660 does not overshoot. Instead, it returns to the set point in a controlled manner. The typical regulator overshoots by 770 mV and begins activating its OV protection.

## **Reference Voltage**

The A8660 incorporates an internal reference that allows output voltages as low as 0.8 V. The accuracy of the internal reference is  $\pm 1\%$  at 150°C and  $\pm 2\%$  over the entire operating temperature range.

## PWM Synchronization (SYNC<sub>IN</sub>)

For designs below the AM band ( $f_{OSC} < 520$  kHz), the synchronization input can be used to shift the base PWM frequency ( $f_{OSC}$ ) and its harmonics to prevent interference. When an external clock is applied to the SYNC<sub>IN</sub> pin, the A8660 synchronizes its PWM frequency to the external clock. The external clock may be used to increase the A8660's typical PWM frequency ( $f_{OSC(TYP)}$ ). Synchronization is guaranteed to operate from 1.2 ×  $f_{OSC(TYP)}$  to 1.5 ×  $f_{OSC(TYP)}$  which allows for oscillator frequency tolerances plus

margin. When synchronizing, the external clock must satisfy the pulse width, duty-cycle, and rise/fall time requirements shown in the Electrical Characteristics table shown in this datasheet.

## Pulse-Width Modulation (PWM)

A high-speed PWM comparator capable of pulse widths less than 90 ns is included in the A8660. The inverting input of this comparator is connected to the output of the error amplifier minus the slope compensation. The non-inverting input is connected to the sum of the current sense signal and a PWM Ramp Offset (PWM<sub>OFFS</sub>).

At the beginning of each PWM cycle, the CLK signal sets the PWM flip-flop and the high-side MOSFET is turned on. When the summation of the DC offset and the current sense signal rises above the error amplifier minus the slope compensation, the comparator resets the PWM flip-flop and the high-side MOSFET is turned off. After a short delay to prevent cross-conduction, the low-side MOSFET is turned on.

## **Error Amplifier**

The error amplifier's primary function is to regulate the converter output voltage. The error amplifier is shown in Figure 7. It is shown as a three-terminal input device with two positive and one negative input. The negative input is simply connected to the FB pin and is used to sense the feedback voltage for regulation. The two positive inputs are used for soft start and regulation. The error amplifier performs an "analog OR" selection between its two positive inputs. The error amplifier regulates to either the soft-start pin voltage minus the soft-start offset (400 mV) or the A8660's internal reference, whichever is lower.



Figure 7: The A8660 Error Amplifier

To stabilize the regulator, a series RC compensation network  $(R_Z \text{ and } C_Z)$  must be connected from the error amplifier's output (COMP pin) to GND as shown in the applications schematic. In most applications, an additional low value capacitor  $(C_P)$  should be connected in parallel with the  $R_Z$ - $C_Z$  compensation network to roll-off the loop gain at higher frequencies. However, if the  $C_P$  capacitor is too large, the phase margin of the converter may be reduced.



If the regulator is disabled or a fault or hiccup mode occurs, the COMP pin is immediately pulled to GND via approximately  $1.0 \text{ k}\Omega$  and PWM switching is disabled.

### **Slope Compensation**

The A8660 incorporates internal slope compensation to allow PWM duty cycles near or above 50% for a wide range of input/ output voltages, switching frequencies, and inductor values. The magnitude of internal slope compensation (S<sub>E</sub>) is fixed and is specified, in mV, at the input to the current sense amplifier. During loop compensation, it's often necessary to compare S<sub>E</sub> to the inductor current slope in A/µs. However, mV can be converted to A/µs via the sense resistor (R<sub>SEN</sub>) and the following equation:

Equation 1:

$$S_{\rm E} (\text{in A}/\mu \text{s}) = \frac{S_{\rm E}/R_{\rm SEN}}{1/f_{\rm OSC} - t_{\rm off(min)}}$$

where  $S_E$  is in mV,  $R_{SEN}$  is in m $\Omega$ ,  $f_{OSC}$  is in MHz, and  $t_{OFF(MIN)}$  is in  $\mu$ s.

### **Current Sense Amplifier**

A high-bandwidth current sense amplifier monitors the current in the output inductor. This is accomplished by measuring differentially across a sense resistor ( $R_{SEN}$ ) connected in series with the inductor. The PWM comparator, pulse-by-pulse current limiters, and the hiccup mode counter require the current signal.

### **MOSFET Gate Drivers**

The A8660 includes high current gate drivers optimized to drive N-channel MOSFETs. The gate drivers employ a non-overlap algorithm to prevent cross-conduction or "shoot-through". An adaptive dead-time circuit monitors the GH and GL outputs and prevents the opposite-side MOSFET from turning on until the MOSFET is fully off. The circuit allows the high-side driver (GH) to turn on only after the lower-side (GL) has turned off. Conversely, the low-side driver is allowed to turn on only after the high-side has turned off. The non-overlap times are usually in the range of 10 to 30 ns.

#### **BOOT Regulator**

A boot capacitor must be connected between BOOT and LX. The A8660 contains a relatively high-current LDO ( $V_{REG}$ ) and a series diode, with a forward voltage of  $V_F$ , dedicated to charging the boot capacitor. When the lower MOSFET is on ( $LX \approx 0 V$ ) the boot capacitor is charged:  $C_{BOOT} = V_{REG} - V_F$ . At the start of the next PWM cycle, the charged boot capacitor provides the gate voltage, via the high-side driver, to turn on the high-side MOS-FET. The value of the boot capacitor is determined by the amount of gate voltage ripple permitted and the amount of gate charge required by the high-side MOSFET. The Component Selections section of this datasheet covers boot capacitor calculation.

The BOOT regulator has the following protections:

- Undervoltage detection
- Current limit
- Shorted BOOT capacitor
- Missing BOOT capacitor

#### Soft-Start and Inrush Current Control

Inrush current is controlled by the soft-start function. When the A8660 is enabled and all faults are cleared, the soft-start pin will source  $I_{SS}$  (20 µA) and the voltage on the soft-start capacitor,  $C_{SS}$ , will ramp up linearly from 0 V. When the voltage at the soft-start pin exceeds the Soft-Start Offset ( $V_{SS(OFFS)}$ , approximately 400 mV), the error amplifier will raise its output. When the COMP voltage rises above the PWM pedestal, switching will begin. As shown in Figure 8, there is a short delay ( $t_{SS(DELAY)}$ ) between when the enable pin transitions high and when the soft-start voltage reaches ≈400 mV.

Once the A8660 starts switching, the error amplifier will regulate the voltage at the FB pin to the soft-start voltage minus  $V_{SS(OFFS)}$ . The voltage at the SS pin will rise from 400 mV to 1200 mV, a difference of 800 mV. At the same time, the voltage at the FB pin will rise from 0 V to 800 mV and the regulator's output voltage will rise from 0 V to the desired output, determined by the feedback resistor divider ( $R_{FB1}$  and  $R_{FB2}$ ).

When the voltage at the soft-start pin is high enough, the error amplifier will transition from the soft-start voltage to the A8660's



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

internal reference, 800 mV. The voltage at the soft-start pin will continue to rise to approximately 3.3 V. Complete soft-start operation is shown in Figure 8.



#### Figure 8: Soft-Start Operation CH1 = V<sub>OUT</sub>, CH2 = COMP, CH3 = SS, CH4 = EN

After EN transitions high, there is a delay ( $t_{SS(DELAY)}$ ) as SS charges from 0 V to about 400 mV. After  $t_{SS(DELAY)}$ , the Error Amp (COMP) requires a short time to raise its output to the point where PWM switching starts. V<sub>OUT</sub> ramps from 0 V to the desired set-point.

During startup, the PWM switching frequency is folded back to  $f_{OSC}/4$ ,  $f_{OSC}/2$ , and finally  $f_{OSC}$  as the voltage at the FB pin increases from 0 V to 200 mV and finally 400 mV. Frequency foldback is done to provide lower minimum duty cycles and longer offtimes during startup. Lower duty cycles result in better control and improved stability when  $V_{OUT}$  is near 0 V. Longer off-times allow the inductor current to decay to lower, safer levels before starting the next PWM cycle, in case  $V_{OUT}$  is shorted to ground.

## **Pre-Biased Startup**

If the output capacitors are pre-biased, the A8660 will "shift" the startup routine to prevent discharging the output capacitors. Normally, PWM switching starts when the voltage at the soft-start pin reaches approximately 400 mV. However, in the case with pre-bias, the voltage at the FB pin is non-zero,  $V_{FB}$ . Switching will not start until the voltage at the soft-start pin increases to approximately  $V_{FB}$  + 400 mV. At this voltage, the error amplifier will slew its output upward. Shortly thereafter, PWM switching starts and  $V_{OUT}$  ramps upward from the pre-bias level. Figure 9 shows startup when the output voltage is pre-biased to 1.5 V.



#### Figure 9: Startup with $V_{OUT}$ Pre-Biased to 1.5 V CH1 = $V_{OUT}$ , CH2 = COMP, CH3 = SS, CH4 = EN

With a pre-biased output, SS must charge to a higher voltage before the Error Amp (COMP) and PWM switching become active.  $V_{\rm OUT}$  ramps monotonically from the pre-bias value to the desired set-point.

## Enable Inputs (EN and ENBAT)

Two enable pins are available on the A8660. A logic high on either of these pins enables the controller. One enable (EN) is logic-level compatible for microcontroller or DSP control. The other input (ENBAT) can be connected directly to the high-voltage ignition (IGN) or accessory (ACC) switch. However, considering the unpredictable, fast transients that can occur on  $V_{BAT}$  (both positive and negative) a low-pass filter and negative clamp are strongly recommended at the ENBAT input, as shown in the Applications Schematic.

## **ENBATS** Output

This pin provides feedback to the system on the status of the ENBAT pin. This pin is an open-drain output, so an external pullup resistor must be connected.

## SLEEP Mode

If both EN and ENBAT pins are low for more than 150  $\mu$ s, the A8660 will de-bias its internal circuits and shut down. At that time, it enters sleep mode and draws less than I<sub>IN(SLEEP)</sub> (10  $\mu$ A<sub>MAX</sub>) from VIN. However, the total current drawn from the input supply will be the sum of the current drawn by the control circuitry plus any leakage due to the high- and low-side MOSFETs.



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

### **Output Voltage Monitoring (NPOR/CPOR)**

Internal comparators monitor the voltage at the FB pin and control the open-drain NMOS at the NPOR pin. NPOR is high when the voltage at the FB pin is within regulation. The NPOR comparator incorporates hysteresis to prevent chattering due to voltage ripple at the FB pin. The NPOR output is an open-drain output, so an external pull-up resistor must be connected.

NPOR transitions low if:

- $V_{FB}$ , falling < 735 mV<sub>TYP</sub> (-91.9%), or
- $V_{FB}$ , rising > 880 mV<sub>TYP</sub> (+110%), or
- EN and ENBAT are low for more than 150  $\mu s$  and  $V_{OUT}$  decays.

If EN and ENBAT are low for more than 150  $\mu$ s, NPOR transitions low and remains low only as long as the internal circuitry is able to enhance the open-drain output device. Once the internal rail collapses, NPOR will return to the high-impedance state.

The CPOR pin provides a programmable delay from the instant  $V_{FB}$  crosses its rising undervoltage threshold ( $V_{FB(UV)},\,750\;mV_{TYP}$ ) to when NPOR transitions high. This delay is desirable to allow the output voltage to achieve 100% regulation before the microcontroller or processor starts. The NPOR delay can be as short as 50  $\mu s$  or as long as 10 ms.



#### Figure 10: Operation of CPOR and NPOR CH1 = V<sub>OUT</sub>, CH2 = NPOR, CH3 = CPOR

When  $V_{FB}$  (i.e.  $V_{OUT}$ ) crosses its rising undervoltage threshold ( $V_{FB(UV)},$  750 mV<sub>TYP</sub>), the CPOR capacitor begins charging ( $I_{CPOR},$  12  $\mu A_{TYP}$ ). When CPOR reaches its threshold ( $V_{CPOR},$  1.25  $V_{TYP}$ ), the NPOR pin transitions high. In this example, a 4.7 nF CPOR capacitor results in a 490  $\mu$ s NPOR delay.



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

## **PROTECTION FEATURES**

## VIN Undervoltage Lockout (UVLO)

An Undervoltage Lockout (UVLO) comparator monitors the voltage at the VIN pin and keeps the regulator disabled if the voltage is below the lockout threshold ( $V_{VIN(START)}$ ). The UVLO comparator incorporates enough hysteresis ( $V_{VIN(HYS)}$ ) to prevent ON/OFF cycling of the regulator due to IR drops in the VIN path during heavy loading or during startup.

## **Overvoltage Protection (OVP)**

The A8660 makes use of the FB pin to provide a basic level of overvoltage protection. Overvoltage can occur if the load current decreases very quickly or the regulator's output is pulled high by some external voltage. When an overvoltage condition is detected: (1) NPOR is pulled low, (2) the high-side MOSFET switching stops, and (3) the low-side MOSFET is turned on during the Minimum Off-Time,  $t_{OFF(MIN)}$ , 85 ns<sub>TYP</sub>. The low-side MOSFET sinks a small amount of current, attempting to correct the overvoltage condition.

The COMP and SS voltages are not directly affected by OVP. Therefore, if the regulator's output comes back to its normal range, NPOR will transition high and PWM switching will automatically resume.

## Pulse-by-Pulse Overcurrent Protection (OCP)

The A8660 monitors the current in the output inductor and, if the current exceeds the pulse-by-pulse overcurrent threshold ( $I_{LIM}$ ), the high-side MOSFET is turned off. Normal PWM operation resumes on the next clock pulse from the oscillator.

Because of the subtraction of the slope compensation ramp from the error amp output, the A8660 delivers more current at lower duty cycles and less current at higher duty cycles. For a given switching frequency, this results in more current available at lower duty cycles than higher duty cycles.

Figure 11 shows the typical and worst-case pulse-by-pulse current limits (in mV) versus duty cycle at 410 kHz and 2.2 MHz. To convert the current limit values from millivolts to amps, simply divide by the current sense resistor,  $R_{\rm SEN}$ .



#### Figure 11: Pulse-by-Pulse Current Limit vs. Duty Cycle at 410 kHz and 2.2 MHz

### **Output Short-Circuit (Hiccup Mode) Protection**

Hiccup mode protects the A8660 when the load is either too high or when the output of the regulator is shorted to ground. When the voltage at the SS pin is below the Hiccup Counter Enable Threshold ( $V_{\rm HIC(EN)}$ , 2.3  $V_{\rm TYP}$ ), Hiccup mode protection is disabled. When the voltage at the SS pin is rises above  $V_{\rm HIC(EN)}$ , Hiccup mode protection is enabled.

Hiccup Mode overcurrent protection monitors the number of overcurrent events. If more than 120 consecutive overcurrents are detected, then the Hiccup latch is set and PWM switching is stopped. The Hiccup signal causes the COMP pin to be pulled low. Hiccup mode also enables a current sink connected to the soft-start pin ( $I_{HIC}$ , 2.2  $\mu A_{TYP}$ ), so that the voltage at the soft-start pin very slowly ramps downward.

When the voltage at the soft-start pin decays to a low level  $(V_{SS(RST)}, 200 \text{ mV}_{TYP})$ , the Hiccup latch is cleared and the 2.2  $\mu$ A current sink is turned off. Also, the soft-start pin begins charging the soft-start capacitor with 20  $\mu$ A and the voltage at



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

the soft-start pin ramps upward. When the voltage at the softstart pin exceeds the Soft Start Offset ( $V_{SS(OFFS)}$ , 400 m $V_{TYP}$ ) the Error Amp forces the voltage at the COMP pin upward and, shortly thereafter, PWM switching resumes. If the short circuit at the converter's output remains, another Hiccup cycle will occur. Hiccups will repeat until the short circuit is removed or the converter is disabled. If the short circuit is removed, the A8660 will soft start normally and the output voltage will be ramped to the desired level. Hiccup mode operation and recovery is shown in Figure 12.



#### Figure 12: Hiccup Mode Protection and Recovery CH1 = V<sub>OUT</sub>, CH2 = NPOR, CH3 = SS, CH4 = IL

When  $V_{OUT}$  is shorted to ground, the A8660 enters Hiccup mode. In Hiccup mode, the SS voltage ramps down (slowly), and up (quickly), to provide "cool down" and soft-start timing. The peak inductor current is set by the current sense resistor.  $V_{OUT}$  automatically recovers when the output short-circuit is removed.

#### MOSFET V<sub>DS</sub> Protection

If the high-side MOSFET is expected to be on, but after approximately 30 ns the  $V_{DS}$  voltage is not low enough ( $V_{DS} > V_{DS(HS)}$ , 390 m $V_{TYP}$ ), then a fault is declared and the high-side MOSFET is turned off. If two consecutive  $V_{DS(HS)}$  faults occur, the controller enters Hiccup mode. Similarly, if the low-side MOSFET is expected to be on, but after approximately 30 ns, the  $V_{DS}$  voltage is not low enough ( $V_{DS} > V_{DS(LS)}$ , 420 m $V_{TYP}$ ), a fault is declared and the low-side MOSFET is turned off. If two consecutive  $V_{DS(LS)}$ , faults occur, the controller enters Hiccup mode. With these protections, the A8660 can protect against faults such as LX short-to-ground.

### Thermal Shutdown (TSD)

The A8660 protects itself from overheating with an internal thermal monitoring circuit. If the junction temperature exceeds the upper thermal shutdown threshold ( $T_{TSD}$ , 170°C<sub>TYP</sub>), the voltages at the soft-start and COMP pins will be pulled to GND and both the upper and low-side MOSFETs shut off. The A8660 will automatically restart when the junction temperature decreases more than the thermal shutdown hysteresis ( $T_{TSD(HYS)}$ , 20°C<sub>TYP</sub>).



## Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

#### COMPONENT SELECTIONS

#### Setting the Output Voltage (RFB1, RFB2)

Equation 3:

The output voltage of the A8660 is programmed by connecting a resistor divider from the output node (
$$V_{OUT}$$
) to the FB pin. The feedback resistors must satisfy the ratio shown below.

Equation 2:

$$\frac{R_{\rm FB1}}{R_{\rm FB2}} = \left(\frac{V_{\rm OUT}}{0.8 \,(\rm V)} - 1\right)$$

There are tradeoffs when choosing the values of the feedback resistors. If the series combination ( $R_{FB1} + R_{FB2}$ ) is low, then the light load efficiency of the regulator will be reduced. So it would seem best to choose high values of resistors. On the other hand, if the parallel combination of  $R_{FB1}$  //  $R_{FB2}$  is very high, the regulator may be susceptible to noise coupling into the FB pin, resulting in pulse-width jitter.

Table 1 shows common output voltages and recommended feedback resistors, assuming less than 0.2% efficiency loss at 100 mA and a parallel combination of 4 k $\Omega$  presented to the FB pin. For optimal accuracy, it is recommended that the feedback resistors have ±1% or less tolerances.

| Table 1: Recommende | d Feedback Resistors |
|---------------------|----------------------|
|---------------------|----------------------|

| V <sub>OUT</sub> | R <sub>FB1</sub><br>(V <sub>OUT</sub> to FB pin) | R <sub>FB2</sub><br>(FB pin to GND) |
|------------------|--------------------------------------------------|-------------------------------------|
| 1.2 V            | 6.04 kΩ                                          | 12.1 kΩ                             |
| 1.5 V            | 7.50 kΩ                                          | 8.45 kΩ                             |
| 1.8 V            | 9.09 kΩ                                          | 7.15 kΩ                             |
| 2.5 V            | 12.4 kΩ                                          | 5.76 kΩ                             |
| 3.3 V            | 16.5 kΩ                                          | 5.23 kΩ                             |
| 5.0 V            | 24.9 kΩ                                          | 4.75 kΩ                             |
| 8.0 V            | 40.2 kΩ                                          | 4.42 kΩ                             |

#### Switching Frequency (R<sub>FSET</sub>)

The PWM switching frequency ( $f_{OSC}$ ) is set by connecting a resistor from the FSET pin to ground. The switching frequency must be calculated to avoid steady-state operation near the minimum on time,  $t_{ON(MIN)}$ , or the minimum off time,  $t_{OFF(MIN)}$ .

If external synchronization is used, this should be factored into the  $\rm f_{OSC}$  calculations.

Ensure the following two equations are satisfied:

$$f_{\rm OSC} < \frac{V_{\rm OUT}}{t_{\rm ON(MIN)} \times V_{\rm VIN(MAX)}}$$

Equation 4:

$$f_{\text{OSC}} < \frac{V_{\text{VIN(MIN)}} - V_{\text{OUT}}}{t_{\text{OFF(MIN)}} \times V_{\text{VIN(MIN)}}}$$

where

 $V_{\rm OUT}$  is the output voltage,

 $t_{ON(MIN)}$  is the minimum on-time (90 ns),

 $t_{\text{OFF(MIN)}}$  is the minimum off-time (150 ns),

 $V_{\rm VIN(MIN)}$  is the minimum steady-state input voltage, and

 $V_{\rm VIN(MAX)}$  is the maximum steady-state input voltage, for example, 16 V or 18 V. It is not a voltage from a fault or transient condition, like 40 V load dump.

After the desired switching frequency  $(f_{OSC})$  is known,  $R_{FSET}$  can be calculated with the following equation.

Equation 5:

$$R_{\rm FSET} = \left(\frac{37366}{f_{\rm OSC}} - 5.20\right)$$

where  $f_{OSC}$  is in kHz and  $R_{FSET}$  is in k $\Omega$ .

A graph of switching frequency versus  $R_{FSET}$  is shown below.







#### Soft-Start Capacitor (C<sub>SS</sub>)

The soft-start capacitor  $(C_{SS})$  can be calculated to produce a desired soft-start time  $(t_{SS})$  with the following equation,

Equation 6:

$$C_{\rm SS} = \frac{t_{\rm SS} \times I_{\rm SS}}{0.8 \,\rm V}$$

where  $t_{SS}$  is in ms,  $I_{SS}$  is in  $\mu A$ , and the resultant  $C_{SS}$  is in nF.

For high-frequency designs with relatively low output capacitance, soft start should be about 0.5 to 2 ms. For low-frequency designs with higher output capacitance, soft start should be higher, 2.5 to 10 ms.

After  $C_{SS}$  is known, the soft-start delay can be calculated with the following equation,

Equation 7:

$$t_{\rm SS(DELAY)} = \left(\frac{V_{\rm SS(OFFS)} \times C_{\rm SS}}{I_{\rm SS}}\right)$$

where  $V_{\text{SS(OFFS)}}$  is in mV,  $C_{\text{SS}}$  is in nF,  $I_{\text{SS}}$  is in  $\mu$ A, and the resultant  $t_{\text{SS(DELAY)}}$  is in  $\mu$ s.

### Setting the NPOR Delay (CPOR)

The NPOR delay is programmable, from  $\mu$ s to ms, to satisfy a very wide range of requirements. When V<sub>FB</sub> (i.e. V<sub>OUT</sub>) crosses its rising undervoltage threshold, the CPOR pin sources current, charging its capacitor. NPOR transitions high after the voltage at the CPOR pin rises to a specific value. The following formula calculates C<sub>POR</sub> to provide a given NPOR delay in ms (t<sub>dNPOR</sub>):

Equation 8:

$$C_{\rm POR} = 9.6 \times t_{\rm dNPOR}$$

where  $t_{dNPOR}$  is in ms, and the result,  $C_{POR}$ , is in nF.

### Sense Resistor (R<sub>SEN</sub>)

The pulse-by-pulse current limit of the converter is set by the value of the sense resistor ( $R_{SEN}$ ). It's important to calculate the sense resistor at the worst-case expected operating conditions: low input voltage (maximum duty cycle), minimum pulse-by-pulse current limit, and a reduced inductor value.

To a first-order, the maximum duty cycle occurs at:

Equation 9:

$$D_{\rm MAX} = \left(\frac{V_{\rm OUT}}{V_{\rm IN(MIN)}}\right)$$

where  $V_{IN(MIN)}$  is the minimum steady-state input voltage.

After  $D_{MAX}$  is calculated, the Current Limit versus Duty Cycle curve, introduced in the Overview section of this datasheet, should be used to determine the minimum current limit, in mV, at the typical switching frequency. The next plot, Figure 14, indicates a minimum current limit of 30.0 mV with  $D_{MAX} = 66\%$  for 2.2 MHz (3.3 V<sub>OUT</sub>, 5.0 V<sub>IN(MIN)</sub>).



#### Figure 14: Minimum Current Limit at 2.2 MHz for 66% Duty Cycle is V<sub>ILIM(MIN)</sub> = 30 mV

After the minimum current limit value is known (V<sub>ILIM(MIN)</sub>), the sense resistor value can be calculated with the following equation. This equation allows 10% margin for peak inductor current (at low V<sub>VIN</sub>, the ripple is lower, so  $\pm 10\%$  should be adequate) and 5 A of output current.

Equation 10:

$$R_{\rm SEN} = \left(\frac{90\% \times 30 \text{ mV}}{5 \text{ A}}\right) = 5.4 \text{ m}\Omega$$

The closest available resistor value should be chosen:  $5 \text{ m}\Omega$  allows a bit more output current, but  $6 \text{ m}\Omega$  provides a slightly larger current signal for the PWM control loop.



#### Slope Compensation (S<sub>E</sub>)

Like the pulse-by-pulse current limit, slope compensation (in A/ $\mu$ s) depends on the sense resistor and can be calculated with the following equation.

Equation 11:

$$S_{\rm E} (\text{in A}/\mu \text{s}) = \frac{S_{\rm E} (\text{in V})}{R_{\rm SEN} \times \left(\frac{1}{f_{\rm oSC}} - t_{\rm OFF(MIN)}\right)}$$

where  $S_{\rm E}$  (in V) is listed in the Electrical Characteristics table as 16 mV,  $R_{\rm SEN}$  is in m $\Omega$ ,  $f_{\rm OSC}$  is the PWM switching frequency in MHz, and  $t_{\rm OFF(MIN)}$  is the minimum PWM off-time in  $\mu$ s.

### **Output Inductor (L1)**

Compared to other regulators, the A8660 controller has approximately twice the typical amount of slope compensation. This lowers its sensitivity to noise and reduces pulse-width jitter, but sacrifices a very small amount of phase margin. Therefore, to have a reasonable inductor value and a normal amount of ripple current (25% to 35%), the inductor value must be calculated so the slope compensation ( $S_E$ ) is 2× the down-slope of the inductor current. Use the following equation to calculate the output inductor, L1.

Equation 12:

$$L1 = \frac{V_{\text{out}}}{\left(\frac{S_{\text{E}}}{2}\right)}$$

The inductor must be able to support two operating conditions: peak current at maximum load with highest steady-state input voltage, and peak current when  $V_{OUT}$  is shorted to ground.

The inductor should not saturate, given the peak operating current shown in the next equation. In this equation,  $V_{VIN(MAX)}$  is the maximum continuous input voltage, such as 16 or 18 V.

Equation 13:

$$I_{\text{PEAK}} = \frac{90 \text{ mV}}{R_{\text{SEN}}} - \frac{S_{\text{E}} (\text{in A}/\mu\text{s}) \times V_{\text{OUT}}}{1.21 \times f_{\text{OSC}} \times V_{\text{VIN(MAX)}}}$$

Also, if the output of the regulator is shorted to ground, the inductor should be able to support the current given by the next equation, without being damaged.

Equation 14:

$$I_{\text{PEAK}} = \frac{90 \text{ mV}}{R_{\text{SEN}}} - S_{\text{E}} (\text{in A}/\mu\text{s}) \times t_{\text{ON(MIN)}}$$

For a given input voltage (V<sub>VIN</sub>), the peak-to-peak inductor ripple ( $\Delta I_{L1}$ ) can be calculated with the following two equations. The on-time (t<sub>ON</sub>) should not be less than the minimum on-time (t<sub>ON(MIN)</sub>) specified in the Electrical Characteristics.

Equation 15:

$$t_{\rm oN} = \frac{V_{\rm oUT}}{V_{\rm VIN}} \times \frac{1}{f_{\rm osc}}$$

Equation 16:

$$\Delta I_{\rm li} = \frac{(V_{\rm out} - V_{\rm vin})}{L1} \times t_{\rm on}$$

## Output Capacitance (C<sub>OUT</sub>)

In the case of ceramic output capacitors, the output voltage ripple  $(\Delta V_{OUT})$  is determined by the output capacitors integrating the inductor current ripple.

Equation 17:

$$C_{\text{OUT}} \ge \frac{V_{\text{OUT}} \times \left[1 - \frac{V_{\text{OUT}}}{V_{\text{VIN(MIN)}}}\right]}{8 \times f_{\text{OSC}}^2 \times L1 \times \Delta V_{\text{OUT}}}$$

Regulators usually have a much higher output capacitance than predicted by the simple ripple-voltage equation.

A much more realistic value of output capacitance can be calculated assuming a fast downward step in load (from  $I_{LOAD1}$  to  $I_{LOAD2}$ ) and a maximum allowable voltage deviation ( $\Delta V_{OUT}$ ). This is the worst-case scenario as it assumes there is no influence from the control loop.

The following calculation assumes all the energy from the inductor is simply transferred to the output capacitors. The minimum output capacitance for a required output voltage deviation  $(\Delta V_{OUT})$  can be calculated with the following:

Equation 18:

$$C_{\mathrm{OUT}} = \frac{L1 \times (I_{\mathrm{LOAD1}}^2 - I_{\mathrm{LOAD2}}^2)}{(V_{\mathrm{OUT}} + \Delta V_{\mathrm{OUT}})^2 - V_{\mathrm{OUT}}^2}$$

where  $I_{\text{LOAD1}}$  is the maximum load,  $I_{\text{LOAD2}}$  is the minimum load, and  $\Delta V_{\text{OUT}}$  is the maximum allowed output voltage deviation.



## Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

## Input Capacitance (C<sub>IN</sub>)

Three factors should be considered when choosing the input capacitors. First, they must be able to support the maximum expected input voltage with adequate design margin. Second, their RMS current rating must be higher than the expected RMS input current to the regulator. Third, they must have enough capacitance and a low enough ESR to limit the input voltage dV/ dt to a value much less than the hysteresis of the UVLO circuitry ( $V_{VIN(HYS)}$ , 800 m $V_{TYP}$ ) at maximum load and minimum input voltage.

The input capacitor(s) must limit voltage deviations at the VIN pin to significantly less than the A8660's UVLO hysteresis during maximum load and minimum input voltage. The following equation calculates the minimum input capacitance.

Equation 19:

$$C_{\rm IN} \geq \frac{I_{\rm OUT} \star D \times (1-D)}{0.79 \star f_{\rm OSC} \star \Delta V_{\rm VIN(MIN)}}$$

where D is the duty cycle,  $\Delta V_{\text{VIN(MIN)}}$  is a value less than the hysteresis of the VIN UVLO comparator ( $\Delta V_{\text{VIN(MIN)}} \leq 200 \text{ mV}$  is recommended), and  $f_{\text{OSC}}$  is the nominal PWM frequency.

The  $D \times (1 - D)$  term in Equation 19 has an absolute maximum value of 0.25 at 50% duty cycle. So, for example, a very conservative design based on I<sub>OUT</sub> = 5 A, f<sub>OSC</sub> = 79% of 2.2 MHz,  $D \times (1 - D) = 0.25$ , and  $\Delta V_{VIN} = 100$  mV,

$$C_{\rm IN} \ge \frac{5 \,\mathrm{A} \times 0.25}{0.79 \times 2.2 \,\mathrm{MHz} \times 100 \,\mathrm{mV}} = 7.2 \,\mu\mathrm{F}$$

The input capacitors must deliver the RMS current according to the next equation, where the duty cycle  $D = V_{OUT} / V_{VIN}$ .

Equation 20:

$$I_{\rm RMS} = I_{\rm OUT} \times \sqrt{D \times (1 - D)}$$

Figure 15 shows the normalized input capacitor RMS current versus duty cycle. To use this graph, simply find the operational duty cycle (D) on the x-axis and determine the input/output current multiplier on the y-axis. For example, at 27.5% duty cycle (3.3  $V_{OUT}/$  12  $V_{VIN}$ ), the input/output current multiplier is near 0.45. Therefore, if the regulator is delivering 5 A of steady-state load current, the input capacitor(s) must support 0.45  $\times$  5A or 2.25  $A_{RMS}$ .



#### Figure 15: Input Capacitor Ripple versus Duty Cycle

A good design should consider the DC bias effect on a ceramic capacitor—as the applied voltage approaches the rated value, the capacitance value decreases. This effect is very pronounced with the Y5V and Z5U temperature characteristic devices (as much as 90% reduction), so these types should be avoided. The X5R and X7R type capacitors should be the primary choices due to their stability versus both DC bias and temperature.

For all ceramic capacitors, the DC bias effect is even more pronounced on smaller case sizes, so a good design will use the largest affordable case size (i.e., 1206 or 1210). Also, it's advisable to select input capacitors with plenty of design margin in the voltage rating to accommodate the worst-case transient input voltage.

## **MOSFET Selections (Q1, Q2)**

There are several parameters to consider when selecting the MOSFETs. First, the drain-to-source voltage of the MOSFETs must be able to withstand the transient peak input voltage from the system. Second, N-channel MOSFETs with  $R_{ds(on)}$  clearly specified at  $V_{GS} = 4.5$  V should be used. Lastly, the MOSFET thermal characteristics and external thermal solution must be capable of dissipating the expected power to maintain the junction temperature in a safe range.

Given the maximum ambient operating temperature of the module ( $T_{A(MAX)}$ ), maximum MOSFET junction temperature ( $T_{J(MAX)}$ ), and thermal resistance of its package ( $R_{\theta JA}$ ), the maximum allowable power dissipation ( $P_{MAX}$ ) can be calculated:

Equation 21:

$$P_{\text{MAX}} = \frac{T_{\text{J}(\text{MAX})} - T_{\text{A}(\text{MAX})}}{R_{\text{\theta}\text{JA}}}$$

Knowing P<sub>MAX</sub>, the following equations calculate limits for the



## Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

low-side and high-side MOSFETs.

Begin with the low-side MOSFET. Dissipation in this device is primarily from conduction and body-diode losses during the nonoverlap time. Assume 20 ns of non-overlap time and calculate the body diode losses:

Equation 22:

$$P_{\text{DIODE}} = 20 \text{ ns} \times V_{\text{SD}} \times f_{\text{OSC}} \times I_{\text{OUT}}$$

where  $V_{SD}$  is the source-to-drain voltage of the body diode when it is forward biased (typically 0.8 to 1.2 V).

The next equation sets a limit for R<sub>ds(on)</sub> of the low-side MOSFET:

Equation 23:

$$R_{\rm ds(on)LS}$$
 @ 25°C  $\leq \frac{P_{\rm MAX} - 2 \times P_{\rm DIODE}}{1.8 \times I_{\rm LS(RMS)}^2}$ 

In the preceding equation, 1.8 in the denominator accounts for  $R_{ds(on)}$  increase at high temperature. The maximum RMS current in the low-side MOFET occurs when  $V_{VIN}$  is high.  $I_{LS(RMS)}$  can be approximated with:

Equation 24:

$$I_{\rm LS(RMS)} \approx I_{\rm OUT} \times \sqrt{1 - (V_{\rm OUT} / V_{\rm VIN(MAX)})}$$

where  $V_{\text{VIN(MAX)}}$  is the maximum steady-state input voltage (i.e., 16 V), not a momentary or transient voltage due to a fault condition (i.e. 40 V).

Calculations for the high-side MOSFET are more involved because this device is subject to both conduction and switching losses.

Assume the same maximum power dissipation calculated earlier  $(P_{MAX})$ . However, assign a percentage to conduction losses (k) and the remainder to switching losses (1 - k). The exact distribution of losses depends on the PWM switching frequency. At high PWM frequency, switching losses are greater than conduction losses, so k must be low (k  $\ll$  0.5). At low PWM frequency, switching losses are less than conduction losses, so k can be high (k  $\gg$  0.5).

The following equation sets a limit for  $R_{ds(on)}$  of the high-side MOSFET:

Equation 25:

$$R_{\rm ds(on)HS}$$
 @ 25°C  $\leq \frac{P_{\rm MAX} \times k}{1.8 \times I_{\rm HS(RMS)}^2}$ 

The maximum RMS current in the high-side MOFET occurs when  $V_{VIN}$  is low.  $I_{HS(RMS)}$  can be approximated with:

Equation 26:

$$I_{\rm HS(RMS)} \approx I_{\rm OUT} \times \sqrt{(V_{\rm OUT} / V_{\rm VIN(MIN)})}$$

The next equation calculates switching losses:

Equation 27:

$$\frac{V_{\text{VIN}} \times I_{\text{OUT}}}{2} \times f_{\text{OSC}} \times (t_{\text{S(LH)}} + t_{\text{S(HL)}}) = P_{\text{MAX}} \times (1 - k)$$

where  $t_{S(LH)}$  is the switching time from low to high, and  $t_{S(HL)}$  is the switching time from high to low.

The switching times can be calculated with:

1

Equation 28:

$$t_{\rm S(LH)} = \frac{Q_{\rm G(SW)}}{I_{\rm HD(SRC)}}$$

Equation 29:

$$t_{\rm S(HL)} = \frac{Q_{\rm G(SW)}}{I_{\rm HD(SINK)}}$$

where  $I_{\text{HD(SRC)}}$  and  $I_{\text{HD(SINK)}}$  are the source and sink currents from the high-side gate drivers, and  $Q_{\text{G(SW)}}$  is the gate charge required to switch the MOSFET.

From the Electrical Characteristics table, note that  $I_{HD(SINK)} \approx 2 \times I_{HD(SRC)}$ . Making this substitution into the total switching time equation and simplifying:

Equation 30:

$$t_{\rm S(LH)} + t_{\rm S(HL)} = \frac{3 \times Q_{\rm G(SW)}}{2 \times I_{\rm HD(SRC)}}$$

Finally, substituting this into the switching losses equation and solving for  $Q_{G(SW)}$ :

Equation 31:

$$Q_{\rm G(SW)} \le \frac{4 \times P_{\rm MAX} \times (1-k) \times I_{\rm HD(SRC)}}{3 \times V_{\rm VIN} \times I_{\rm OUT} \times f_{\rm OSC}}$$

MOSFET datasheets do not often specify  $Q_{G(SW)}$  as a stand-alone parameter. Usually, they only specify two values of gate charge in their electrical characteristics:  $Q_{GS}$  and  $Q_{GD}$ . A third gate charge value,  $Q_{G(TH)}$ , is required. This can be found on the gate charge curve at the gate threshold voltage,  $V_{GS(TH)}$ . This gate voltage is clearly specified in every datasheet. Figure 16 shows a typical gate charge curve. Along with Equation 32, it should be straightforward to derive  $Q_{G(SW)}$ .



## Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR



Figure 16: Typical MOSFET Gate Charge Curve

Equation 32:

 $Q_{G(SW)} = (Q_{GS} + Q_{GD}) - Q_{G(TH)}$  $Q_{G(SW)} = (5 \text{ nC} + 6 \text{ nC}) - 3.5 \text{ nC} = 7.5 \text{ nC}$ 

## **BOOT Capacitor Calculation (C<sub>BOOT</sub>)**

The value of the boot capacitor is determined by the allowable amount of boot ripple voltage ( $\Delta V_{BOOT}$ ) and the total gate charge required ( $Q_{G(TOTAL)}$ ) to raise the gate voltage of the high-side MOSFET to about 5.5 V.

Assume a MOSFET is selected with the  $V_{GS}$  versus  $Q_G$  curve, previously shown in Figure 16. From this plot, it can be seen that to achieve a gate voltage of 5.5 V will require a total gate charge of 16.5 nC. Assuming an allowable boot voltage ripple of 200 mV, the BOOT capacitor can be calculated:

Equation 33:

$$C_{\text{BOOT}} \ge \frac{Q_{\text{G(TOTAL)}}}{\Delta V_{\text{BOOT}}} = \frac{16.5 \text{ nC}}{200 \text{ mV}} = 82.5 \text{ nF}$$

To allow for capacitor tolerances, a value of 100 nF is recommended. The dielectric of the BOOT capacitor must be a quality type that is very stable from  $-40^{\circ}$ C to  $150^{\circ}$ C, such as X7R or X7S. The voltage rating should be at least 16 V.

### VREG Capacitor Recommendations (C<sub>VREG</sub>)

The VREG capacitor is an important component for stable, reliable regulator operation. As show here, the two internal LDOs and the voltage reference all depend on this capacitor.



#### Figure 17: Internal LDOs and $V_{REF}$ depend on $C_{VREG}$

The VREG capacitor ( $C_{VREG}$ ) should typically be 1  $\mu$ F, and its dielectric must be stable from -40°C to 150°C, such as X7R or X7S. Its voltage rating should be at least 16 V. The VREG capacitor must be located as close as possible to the VREG pin and grounded to analog (quiet) ground.

## Loop Compensation (R<sub>Z</sub>, C<sub>Z</sub>, C<sub>P</sub>)

Numerous papers and datasheets cover the topic of current mode control compensation. A simplified tuning procedure is presented here.

- 1. Choose the system bandwidth,  $f_C$ , the frequency at which the magnitude of the gain will cross 0 dB. Based on the PWM switching frequency, recommended values for  $f_C$  are  $f_{LX}/20 < f_C < f_{LX}/7.5$ . A higher value of  $f_C$  will generally provide a better transient response, while a lower value of  $f_C$  will be easier to obtain good gain and phase margins.
- 2. Calculate the transconductance of the power stage:

Equation 34:

$$gm_{\rm POWER} = \frac{1}{G_{\rm CSA} \times R_{\rm SEN}}$$

where  $G_{\text{CSA}}$  is the gain of the current sense amplifier from the Electrical Characteristics table (7.5 V/V<sub>TYP</sub>), and  $R_{\text{SEN}}$  is the current sense resistor calculated previously.

3. Calculate the  $R_Z$  resistor value to set the desired system bandwidth ( $f_C$ ):

Equation 35:

$$R_{Z} = f_{C} \times \frac{V_{OUT}}{V_{FB}} \times \frac{2 \times \pi \times C_{OUT}}{gm_{POWER} \times gm}$$

where gm is the error amplifier transconductance from the Electrical Characteristics table (750  $\mu$ A/V<sub>TYP</sub>).



## Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

4. Determine the frequency of the pole  $(f_{P1})$  formed by  $C_{OUT}$  and a relatively low load resistance,  $R_L$ , (i.e., heavy load) with the following equation:

Equation 36:

$$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm L} \times C_{\rm OUT}}$$

5) Calculate a range of values for the  $C_Z$  capacitor,

Equation 37:

$$\frac{4}{2\pi \times R_Z \times f_C} < C_Z < \frac{1}{2\pi \times R_Z \times 1.5 \times f_{P1}}$$

6) Given the range of  $C_Z$  values from the previous step, calculate the frequencies of the low frequency zero ( $f_{Z2}$ ) from the error amplifier:

Equation 38:

$$f_{\rm Z2} = \frac{1}{2\pi \times R_{\rm Z} \times C_{\rm Z}}$$

To maximize system stability (i.e., have the most gain margin), keep  $f_{Z2}$  relatively low (i.e., use a higher value of  $C_Z$ ). To optimize transient recovery time at the expense of some phase margin, keep  $f_{Z2}$  at a higher frequency (i.e. use a lower value of  $C_Z$ ). Exactly where to place the starting value of  $f_{Z2}$  is up to the user.

The following figure compares load step responses for two systems: one with  $f_{Z2}$  at 16 kHz (73° phase margin) and another with  $f_{Z2}$  at 50 kHz (51° phase margin). The system with  $f_{Z2}$  at 50 kHz recovers to within 0.5% approximately three times faster than the system with  $f_{Z2}$  at 16 kHz.



Figure 18: Transient recovery comparison for f<sub>z2</sub> at 16 kHz/73° and 50 kHz/51°

 Calculate the frequency of the ESR zero (f<sub>Z1</sub>) formed by the output capacitor(s) with the following formula:

Equation 39:

$$f_{\rm Z1} = \frac{1}{2\pi \times ESR \times C_{\rm OUT}}$$

a) If  $f_{Z1}$  is at least 1 decade higher than the target crossover frequency ( $f_C$ ), then  $f_{Z1}$  can be ignored. This is usually the case for a design using ceramic output capacitors. Use the following equation to calculate the value of  $C_P$  by setting  $f_{P3}$ somewhere between  $5 \times f_C$  to  $f_{LX} / 2$ .

Equation 40:

$$C_{\rm P} = \frac{1}{2\pi \times R_Z \times f_{\rm P3}}$$

b) On the other hand, if  $f_{Z1}$  is near or below the target crossover frequency ( $f_C$ ), then use the previous equation to calculate  $C_P$  by setting  $f_{P3}$  equal to  $f_{Z1}$ . This is usually the case for a design using high ESR electrolytic output capacitors.



## PCB LAYOUT RECOMMENDATIONS



**Figure 19: The most critical power component connections for the buck converter.** Place these components so the loop from C7, Q1, and Q2 is short and uninterrupted.



#### Figure 20: Recommended placement and routing of the most critical power components.

- 1) All these components must be on the same layer as the A8660.
- 2) Routing of these components must not be interrupted by other traces.
- 3) Minimize the loop area from C5, C6, and C7 through Q1 + Q2.
- 4) The nine ground vias 'East' of C3 are placed so they only conduct DC current.
- 5) The switch node trace (LX1) is very short and wide enough to carry 6 A.
- 6) In this high frequency loop, the ground reference is connected to PGND (pin 12).
- 7) The snubber components (R3, C14) should connect directly from LX node to PGND.



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR



Figure 21: The VREG capacitor (C19) must be connected to AGND. The VREG capacitor provides stable voltage for internal logic rails.



#### Figure 22: Recommended placement and routing of PGND and AGND.

- 1) AGND is the internal logic reference. PGND is the power ground for gate charge loop.
- 2) The two grounds should be connected only at one place.
- 3) VREG capacitor C19 must be connected with the AGND to provide solid logic rail voltage.
- 4) All other internal logic signal grounding should be connected to AGND



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR



Figure 23: Current Sense and Feedback



#### Figure 24: Recommended placement and routing of current sense and feedback.

- 1) Current sense resistor R1 should be placed between the power inductor and output capacitor.
- 2) Current sense signal traces should be connected to the inner side of the current sense resistor.
- 3) Minimize the loop area of current sense trace.
- 4) The VOUT feedback trace is routed to the point of loading and after any filtering.
- 5) The VOUT feedback resistor divider (R12, R10) must be located near the FB pin.



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR



Figure 25a: Gate connection for the external FSETs



#### Figure 25b: Recommended placement and routing of gate connection for the external FETs.

- 1) Gate trace on both FETs must be short and at least 25 mil wide.
- 2) The return path for the gate signal should be directly underneath or on top of the gate signal.



# Wide Input Voltage, Adjustable Output, Synchronous Buck Controller with PWM Frequency Dithering, Synchronization, and NPOR

#### PACKAGE OUTLINE DRAWING



Figure 26: Package ES, 20-Pin QFN with Exposed Thermal Pad and Wettable Flank





#### **Revision History**

| Number | Date               | Description                                                                                                                          |
|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| _      | June 19, 2018      | Initial release                                                                                                                      |
| 1      | August 22, 2018    | Corrected typo in Equation 35 (page 21).                                                                                             |
| 2      | September 13, 2019 | Minor editorial updates                                                                                                              |
| 3      | August 10, 2020    | Updated "ENB" with "EN" (pages 1, 9, 12), Enable Inputs (EN and ENBAT) section (page 12), and Application Schematics (pages 1, 4, 5) |
| 4      | August 12, 2021    | Updated package drawing (page 27)                                                                                                    |

Copyright 2021, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

