# Optical Image Stabilization (OIS) / Open-Auto Focus (AF) Controller & Driver integrating an on-chip 32-bit DSP

#### **OVERVIEW**

LC898124EP3XC is a system LSI integrating an onchip 32-bit DSP, an EEPROM and peripherals including analog circuits for OIS (Optical Image Stabilization) / Open- AF (Auto Focus) control and constant current drivers.

#### **FEATURES**

- On-chip 32-bit DSP
  - Built-in software for digital servo filter
  - Built-in software for Gyro filter
- Memory
  - ◆ EEPROM
  - ◆ ROM
  - ◆ SRAM
- Peripherals
  - ◆ AD converter: Input 4-ch
  - ◆ DA converter: Output 2-ch
  - 2-wire Serial I/F circuit (with clock stretch function)
  - ♦ Hall Bias circuit x2-ch
  - ♦ Hall Amp x2-ch
  - OSC (Oscillator)
  - ◆ LDO (Low Drop-Out regulator)
  - Digital Gyro I/F for various types of gyro (SPI Bus)
  - ♦ Interrupt I/F
- Driver
  - OIS

Constant current linear driver (x2-ch, I<sub>full</sub> = 200 mA)

- ◆ OP-AF (bidirection) Constant current linear driver (x1-ch, I<sub>full</sub> = 130 mA)
- Package
  - WLCSP27 (3.89 mm x 1.30 mm), thickness Max. 0.33 mm, with back coat
  - ♦ Pb-Free and Halogen Free compliance
- Power Supply Voltage
  - $\bullet$  AD / DA / VGA / LDO / OSC: AVDD30 = 2.6 V to 3.3 V
  - Driver: VM = 1.8 V to 3.3 V
  - ◆ 1.8 V I/O: IOVDD = 1.7 V to 3.3 V
  - Core Logic: Generated by on-chip LDO DVDD15 = typ. 1.59 V
- This Device is Pb-Free and Halogen Free



ON Semiconductor®

www.onsemi.com



WLCSP27, 3.89x1.30, 0.4P CASE 567NJ SCALE 4:1

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 8 of this data sheet

#### **BLOCK DIAGRAM**



Figure 1. Block Diagram

# **APPLICATION DIAGRAM**



Figure 2. Application Diagram

# **PIN LAYOUT**

**Table 1. BOTTOM VIEW** 

| С | OUT4 | OUT3 | OUT2   | OUT1   | OPINPX | HLXBO | MON2   | EIRQ | DGDATA |
|---|------|------|--------|--------|--------|-------|--------|------|--------|
| В | VM   | PGND | OPINPY | OPINMY | OPINMX | HLYBO | IOVDD  | SDA  | DGSCLK |
| Α | OUT5 | OUT6 | AVSS   | AVDD30 | LDPO   | MON1  | DGSSB2 | SCL  | DGSSB1 |
|   | 1    | 2    | 3      | 4      | 5      | 6     | 7      | 8    | 9      |



**Table 2. PIN DESCRIPTION** 

| NO. | Pin    | I/O | I/O Spec | Primary Function                                         | Sub Functions                                          | Init |
|-----|--------|-----|----------|----------------------------------------------------------|--------------------------------------------------------|------|
| 1   | MON1   | В   |          | Servo Monitor Analog In/Out                              | 2-wire serial Data                                     | Z    |
|     |        |     |          |                                                          | Interrupt Input                                        |      |
| 2   | MON2   | В   |          | Servo Monitor Analog In/Out                              | 2-wire serial Clock                                    | Z    |
| 3   | SCL    | В   | OD       | 2-wire serial HOST I/F Clock Slave                       |                                                        | Z    |
| 4   | SDA    | В   | OD       | 2-wire serial HOST I/F Data Slave                        |                                                        | Z    |
| 5   | IOVDD  | Р   |          | I/O Power                                                |                                                        |      |
| 6   | DGSSB2 | В   |          | Digital Gyro Data I/F Chip Select2 Out (3/4-wire Master) |                                                        | U    |
| 7   | DGSSB1 | В   |          | Digital Gyro Data I/F Chip Select1 Out (3/4-wire Master) | Digital Gyro Data I/F Chip Select In (3/4-wire Slave)  | Z    |
| 8   | DGSCLK | В   |          | Digital Gyro Data I/F Clock Out (3/4-wire Master)        | Digital Gyro Data I/F Clock<br>In (3/4-wire Slave)     | Z    |
| 9   | EIRQ   | В   | OD       | Interrupt Input                                          | Digital Gyro Data I/F Data<br>In (4-wire Master/Slave) | Z    |

Table 2. PIN DESCRIPTION (continued)

| NO. | Pin    | I/O | I/O Spec | Primary Function                              | Sub Functions                                           | Init |
|-----|--------|-----|----------|-----------------------------------------------|---------------------------------------------------------|------|
| 10  | DGDATA | В   |          | Digital Gyro Data I/F Data<br>(3-wire Master) | Digital Gyro Data I/F Data<br>Out (4-wire Master/Slave) | Z    |
|     |        |     |          |                                               | Digital Gyro Data I/F Data (3-wire Slave)               |      |
| 11  | HLXBO  | 0   |          | OIS Hall X Bias Output                        |                                                         | Z    |
| 12  | HLYBO  | 0   |          | OIS Hall Y Bias Output                        |                                                         | Z    |
| 13  | OPINMX | I   |          | OIS Hall X Opamp Input Minus                  |                                                         | Z    |
| 14  | OPINPX | ı   |          | OIS Hall X Opamp Input Plus                   |                                                         | -    |
| 15  | OPINMY | I   |          | OIS Hall Y Opamp Input Minus                  |                                                         | -    |
| 16  | OPINPY | I   |          | OIS Hall Y Opamp Input Plus                   |                                                         | -    |
| 17  | OUT1   | 0   |          | OIS Driver Output                             |                                                         | Z    |
| 18  | OUT2   | 0   |          | OIS Driver Output                             |                                                         | Z    |
| 19  | OUT3   | 0   |          | OIS Driver Output                             |                                                         | Z    |
| 20  | OUT4   | 0   |          | OIS Driver Output                             |                                                         | Z    |
| 21  | OUT5   | 0   |          | Open-AF Driver Output                         |                                                         | Z    |
| 22  | OUT6   | 0   |          | Open-AF Driver Output                         |                                                         | Z    |
| 23  | AVDD30 | Р   |          | Analog Power                                  |                                                         | -    |
| 24  | AVSS   | Р   |          | Analog GND                                    |                                                         | -    |
| 25  | VM     | Р   |          | Driver Power                                  |                                                         | -    |
| 26  | PGND   | Р   |          | Driver GND                                    |                                                         |      |
| 27  | LDPO   | Р   |          | Internal V LDO Power Output                   |                                                         |      |

<sup>1.</sup> Process when pins are not used:

Process when pins are not used:
 PIN TYPE "O" – Ensure that it is set to OPEN.
 PIN TYPE "I" – OPEN is inhibited. Ensure that it is connected to the V<sub>DD</sub> or V<sub>SS</sub> even when it is unused.
 (Please contact ON Semiconductor for more information about selection of V<sub>DD</sub> or V<sub>SS</sub>.)
 PIN TYPE "B" – If you are unsure about processing method on the pin description of pin layout table, please contact us.
 Note that incorrect processing of unused pins may result in defects.

#### **ELECTRICAL CHARACTERISTICS**

Table 3. ABSOLUTE MAXIMUM RATINGS (at AVSS = 0 V, PGND = 0 V)

| Parameter             | Symbol                                 | Conditions                    | Ratings                         | Unit |
|-----------------------|----------------------------------------|-------------------------------|---------------------------------|------|
| Power Supply Voltage  | V <sub>AD</sub> 30 max                 | Ta ≤ 25°C                     | -0.3 to +4.6                    | V    |
|                       | VM max                                 | Ta ≤ 25°C                     | -0.3 to +4.6                    |      |
|                       | V <sub>IO</sub> max                    | Ta ≤ 25°C                     | -0.3 to +4.6                    |      |
| Input/Output Voltage  | V <sub>AI</sub> 30, V <sub>AO</sub> 30 | Ta ≤ 25°C                     | -0.3 to V <sub>AD</sub> 30 +0.3 | V    |
|                       | V <sub>MI</sub> 30, V <sub>MO</sub> 30 | Ta ≤ 25°C                     | -0.3 to V <sub>M</sub> 30 +0.3  |      |
|                       | $V_{II}$ , $V_{IOO}$                   | Ta ≤ 25°C                     | -0.3 to V <sub>IO</sub> 18 +0.3 | V    |
| Storage Temperature   | Tstg                                   |                               | -55 to +125                     | °C   |
| Operating Temperature | Topr1                                  | Read for EEPROM               | –30 to +85                      | °C   |
|                       | Topr2                                  | Program & Erase for<br>EEPROM | -30 to +70                      | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 4. ALLOWABLE OPERATING RATINGS (at  $T_A = -30 \text{ to } +85^{\circ}\text{C}$ , AVSS = 0 V, PGND = 0 V)

| Parameter            | Symbol             | Min | Тур | Max                | Unit |
|----------------------|--------------------|-----|-----|--------------------|------|
| Power Supply Voltage | V <sub>AD</sub> 30 | 2.6 | 2.8 | 3.3                | V    |
| Input Voltage Range  | V <sub>INA</sub>   | 0   | -   | V <sub>AD</sub> 30 | V    |
|                      |                    |     |     |                    |      |

#### 3.0 V POWER SUPPLY (VM)

| Power Supply Voltage      | V <sub>M</sub> 30          | 1.8 | 2.8 | The lower of 3.3 and | V |  |  |  |  |  |
|---------------------------|----------------------------|-----|-----|----------------------|---|--|--|--|--|--|
|                           |                            |     |     | AVDD30 +0.5          |   |  |  |  |  |  |
| Input Voltage Range       | $V_{INM}$                  | 0   | -   | V <sub>M</sub> 30    | V |  |  |  |  |  |
| 1.8 V POWER SUPPLY (IOVDD | 1.8 V POWER SUPPLY (IOVDD) |     |     |                      |   |  |  |  |  |  |
| Power Supply Voltage      | V <sub>IO</sub>            | 1.7 | 1.8 | 3.3                  | V |  |  |  |  |  |
| Input Voltage Range       | V <sub>INI</sub>           | 0   | _   | V <sub>IO</sub>      | V |  |  |  |  |  |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

Table 5. D. C. CHARACTERISTICS: INPUT/OUTPUT

(at  $T_A = -30$  to  $+85^{\circ}C$ , AVSS = 0 V, PGND = 0 V, AVDD30 = 2.6 to 3.3. V)

| Parameter                 | Symbol | Conditions      | Min        | Тур. | Max        | Unit | Applicable pins                        |
|---------------------------|--------|-----------------|------------|------|------------|------|----------------------------------------|
| High-level Input Voltage  | VIH    | CMOS<br>schmitt | 0.75IOVDD  |      |            | V    | DGSSB1,<br>DGSCLK                      |
| Low-level Input Voltage   | VIL    |                 |            |      | 0.25IOVDD  | V    | DGDATA,EIRQ<br>DGSSB2                  |
| High-level Input Voltage  | VIH    |                 | 1.4        |      |            | V    | SCL,SDA                                |
| Low-level Input Voltage   | VIL    | 1               |            |      | 0.4        | V    | SCL,SDA                                |
| High-level Input Voltage  | VIH    | 1               | 0.75AVDD30 |      |            | V    | MON1,MON2                              |
| Low-level Input Voltage   | VIL    | ]               |            |      | 0.25AVDD30 | V    |                                        |
| High-level Output Voltage | VOH    | IOH = -2 mA     | IOVDD-0.2  |      |            | ٧    | DGSSB1,<br>DGSCLK<br>DGDATA,<br>DGSSB2 |

# Table 5. D. C. CHARACTERISTICS: INPUT/OUTPUT (continued)

(at  $T_A = -30$  to +85°C, AVSS = 0 V, PGND = 0 V, AVDD30 = 2.6 to 3.3. V)

| Parameter                 | Symbol | Conditions  | Min        | Тур. | Max    | Unit | Applicable pins                                                        |
|---------------------------|--------|-------------|------------|------|--------|------|------------------------------------------------------------------------|
| Low-level Output Voltage  | VOL    | IOL = 2 mA  |            |      | 0.2    | V    | DGSSB1,<br>DGSCLK<br>DGDATA,EIRQ<br>DGSSB2                             |
| High-level Output Voltage | VOH    | IOH = -2 mA | AVDD30-0.3 |      |        | V    | MON1,MON2                                                              |
| Low-level Output Voltage  | VOL    | IOL = 2 mA  |            |      | 0.3    | V    |                                                                        |
| Low-level Output Voltage  | VOL    | IOL = 2 mA  |            |      | 0.2    | V    | SCL,SDA,                                                               |
| Analog Input Voltage      | VAI    |             | AVSS       |      | AVDD30 | V    | MON1,MON2                                                              |
| Pull Up Resistor          | Rup    |             | 20         |      | 250    | kΩ   | DGSSB1,<br>DGSCLK<br>DGDATA<br>MON1,MON2<br>HLXBO,HLYBO<br>DGSSB2      |
| Pull Down Resistor        | Rdn    |             | 20         |      | 250    | kΩ   | DGSSB1,<br>DGSCLK<br>DGDATA,EIRQ<br>MON1,MON2<br>HLXBO,HLYBO<br>DGSSB2 |

# Table 6. DRIVER OUTPUT (at $T_A = 25$ °C, $V_{SS} = 0$ V, PGND = 0 V, AVDD30 = VM = 2.8 V)

| Parameter                           | Symbol | Condition                         | Min   | Тур | Max   | Unit |
|-------------------------------------|--------|-----------------------------------|-------|-----|-------|------|
| Output Current OUT1 to OUT4         | lfull  | Full code                         | 190   | 200 | 210   | mA   |
| Output Current OUT5, OUT6           |        | Full Code OP-AF(bidirection)      | 123.5 | 130 | 136.5 | mA   |
| OutputON Resistance<br>OUT1 to OUT4 | Ron    | Ron Full code Total On resistance |       | 2.2 | _     | Ω    |
| Output ON Resistance<br>OUT5, OUT6  |        | Full code<br>Total On resistance  | -     | 2.2 | -     | Ω    |

<sup>3.</sup> Calculation method of max. current(Imax):

Rcoil\* : Coil resistance of actuator Rb\* : Wiring resistance of the board

VM / (Rcoil + Rb + Ron) ≥ Ifull; Imax = Ifull

VM / (Rcoil + Rb + Ron) < Ifull; Imax = VM / (Rcoil + Rb + Ron)

### **Table 7. NON-VOLATILE MEMORY CHARACTERISTICS**

| Item           | Symbol | Condition | Min | Тур | Max  | Unit   | Applicable circuit |
|----------------|--------|-----------|-----|-----|------|--------|--------------------|
| Endurance      | EN     |           |     |     | 1000 | Cycles | EEPROM             |
| Data Retention | RT     |           | 10  |     |      | Years  | EEPROM             |
| Write Time     | tWT    |           |     |     | 20   | ms     | EEPROM             |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>\*</sup>These parameters do not depending on this LSI. Please use the appropriate value.

#### **AC CHARACTERISTICS**

# **V<sub>DD</sub> Supply Timing**



Figure 3. V<sub>DD</sub> Supply Timing

Table 8. V<sub>DD</sub> SUPPLY TIMING

| Item           | Symbol | Min | Тур | Max | Units |
|----------------|--------|-----|-----|-----|-------|
| Rise Time      | tR     |     |     | 3   | ms    |
| Wait Time      | tW     | 100 |     |     | ms    |
| Bottom Voltage | Vbot   |     |     | 0.2 | V     |

Injection order between AVDD30 and VM, IOVDD is below.



Figure 4.

Table 9. V<sub>DD</sub> SUPPLY TIMING

| Item                    | Symbol | Min | Тур | Max | Units |
|-------------------------|--------|-----|-----|-----|-------|
| IOVDD ON to AVDD30 ON   | tIOAV  | 0   |     |     | ms    |
| AVDD30 ON to VM ON      | tAVVM  | 0   |     |     | ms    |
| VM OFF to AVDD30 OFF    | tVMAV  | 0   |     |     | ms    |
| AVDD30 OFF to IOVDD OFF | tAVIO  | 0   |     |     | ms    |

<sup>4.</sup>  $VM \le AVDD30 +0.5 V$ 

SDA, SCL, EIRQ tolerate 3 V input at the time of power off.

The data in the EEPROM may be rewritten unintentionally if you do not keep specifications.

And it is forbidden to power off during EEPROM access. The data in the EEPROM may be rewritten unintentionally.

OIS driver and AF driver are recommended to set standby before VM power off.

<sup>5.</sup> When IOVDD is power OFF, it is prohibition to apply the voltage to a 1.8 V pins\*. \*DGSSB1,DGCLK,DGDATA,EIRQ,DGSSB2

#### **AC SPECIFICATION**

The figure below shows interface timing definition and following table shows electric characteristics.

The communication protocol is compatible with I<sup>2</sup>C (Fast mode Plus).

This circuit has clock stretch function.



Figure 5. 2-wire Serial Interface Timing Definition

Table 10. ELECTRIC CHARACTERISTICS FOR 2-WIRE SERIAL INTERFACE (AC CHARACTERISTICS)

| Item                                      | Symbol  | Pin name   | Min           | Тур | Max  | Units |
|-------------------------------------------|---------|------------|---------------|-----|------|-------|
| SCL Clock Frequency                       | Fscl    | SCL        |               |     | 1000 | kHz   |
| START Condition Hold Time                 | tHD,STA | SCL<br>SDA | 0.26          |     |      | μs    |
| SCL Clock Low Period                      | tLOW    | SCL        | 0.5           |     |      | μs    |
| SCL Clock High Period                     | tHIGH   | SCL        | 0.26          |     |      | μs    |
| Setup Time for Repetition START Condition | tSU,STA | SCL<br>SDA | 0.26          |     |      | μs    |
| Data Hold Time                            | tHD,DAT | SCL<br>SDA | 0<br>(Note 6) |     | 0.9  | μs    |
| Data Setup Time                           | tSU,DAT | SCL<br>SDA | 50            |     |      | ns    |
| SDA, SCL Rising Time                      | tr      | SCL<br>SDA |               |     | 120  | ns    |
| SDA, SCL Falling Time                     | tf      | SCL<br>SDA |               |     | 120  | ns    |
| STOP Condition Setup Time                 | tSU,STO | SCL<br>SDA | 0.26          |     |      | μs    |
| Bus Free Time between STOP and START      | tBUF    | SCL<br>SDA | 0.5           |     |      | μѕ    |

<sup>6.</sup> Although the I<sup>2</sup>C specification defines a condition that 300 ns of hold time is required internally. This LSI is designed for a condition with typ. 40 ns of hold time. If SDA signal is unstable around falling point of SCL signal, please implement an appropriate treatment on board, such as inserting a resistor.

# **ORDERING INFORMATION**

**Table 11. ORDERING INFORMATION TABLE** 

| Device           | Package                    | Shipping (Qty / Packing) † |  |
|------------------|----------------------------|----------------------------|--|
| LC898124EP3XC-MH | WLCSP27, 3.89 x 1.30, 0.4P | 4000 / Tape & Reel         |  |
|                  | (Pb-Free / Halogen Free)   |                            |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



| DOCUMENT NUMBER: | 98AON09155G              | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | WLCSP27, 3.89X1.30, 0.4P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative