



Order

Now







#### VSP5324-Q1

SLES275A – JANUARY 2015 – REVISED DECEMBER 2017

# VSP5324-Q1 4-Channel, 12-Bit, 80-MSPS ADC

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results
  - Device Temperature Grade 2: -40°C to +105°C
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C4B
- Designed for Low Power:
  - One-Lane Interface:
     65 mW per Channel at 50 MSPS
  - Two-Lane Interface:
     82 mW per Channel at 80 MSPS
- Dynamic Performance:
  - 5-MHz Input Frequency, 80 MSPS
  - SNR: 70 dBFS
  - SFDR: 85 dBc
- Serial LVDS ADC Data Outputs
- Variety of LVDS Test Patterns to Verify Data Capture
- Package: 9-mm × 9-mm VQFN-64
- Operating Temperature: -40°C to +105°C

# 2 Applications

- Depth Sensing:
  - Location and Proximity Sensing
  - 3D Scanning
  - 3D Machine Vision
  - Security and Surveillance
  - Gesture Controls

## **3** Description

The VSP5324-Q1 device is a low-power, 12-bit, 80-MSPS, quad-channel, analog-to-digital converter (ADC). Low-power consumption and multiple-channel integration in a compact package makes the device attractive for 3D time-of-flight (ToF) systems.

Serial low-voltage differential signaling (LVDS) outputs reduce the number of interface lines and enable high system integration.

The device is available in a compact 9-mm  $\times$  9-mm VQFN-64 Package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| VSP5324-Q1  | VQFN (64) | 9.00 mm × 9.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Signal-to-Noise Ratio vs Input Signal Frequency



#### **Simplified Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

implified Cohomotic

1

2

3

4

5

6

7

# **Table of Contents**

| Features 1                                                                                   |    |
|----------------------------------------------------------------------------------------------|----|
| Applications 1                                                                               |    |
| Description 1                                                                                |    |
| Revision History 2                                                                           |    |
| Pin Configuration and Functions                                                              | _  |
| Specifications                                                                               | 8  |
| 6.1 Absolute Maximum Ratings 6                                                               |    |
| 6.2 ESD Ratings 6                                                                            | •  |
| 6.3 Recommended Operating Conditions 6                                                       | 9  |
| 6.4 Thermal Information 7                                                                    | 10 |
| 6.5 Electrical Characteristics: Dynamic Performance 7                                        |    |
| 6.6 Electrical Characteristics: General                                                      |    |
| 6.7 Electrical Characteristics: Digital                                                      | 11 |
| 6.8 Timing Requirements 9                                                                    |    |
| 6.9 LVDS Timing at Different Sampling Frequencies<br>(One-Lane Interface, 12x Serialization) |    |
| 6.10 LVDS Timing at Different Sampling Frequencies<br>(Two-Lane Interface, 6x Serialization) |    |
| 6.11 Serial Interface Timing Requirements 10                                                 |    |
| 6.12 Typical Characteristics 12                                                              |    |
| Detailed Description 19                                                                      | 12 |
| 7.1 Overview 19                                                                              |    |

|    | 7.2   | Functional Block Diagrams                       | 19 |
|----|-------|-------------------------------------------------|----|
|    | 7.3   | Feature Description                             | 20 |
|    | 7.4   | Device Functional Modes                         | 26 |
|    | 7.5   | Programming                                     | 27 |
|    | 7.6   | Register Maps                                   | 29 |
| 8  | App   | ication and Implementation                      | 51 |
|    | 8.1   | Application Information                         | 51 |
|    | 8.2   | Typical Application                             | 51 |
| 9  | Pow   | er Supply Recommendations                       | 53 |
| 10 | Lay   | out                                             | 53 |
|    | 10.1  | Layout Guidelines                               | 53 |
|    | 10.2  | Layout Example                                  | 54 |
| 11 | Dev   | ice and Documentation Support                   | 55 |
|    | 11.1  | Device Support                                  | 55 |
|    | 11.2  | Documentation Support                           | 56 |
|    | 11.3  | Receiving Notification of Documentation Updates | 57 |
|    | 11.4  | Community Resources                             | 57 |
|    | 11.5  | Trademarks                                      | 57 |
|    | 11.6  | Electrostatic Discharge Caution                 | 57 |
|    | 11.7  | Glossary                                        | 57 |
| 12 | Mec   | hanical, Packaging, and Orderable               |    |
|    | Infor | mation                                          | 57 |
|    |       |                                                 |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Original (December 2014) to Revision A Page                       |    |  |  |  |
|----|-------------------------------------------------------------------------------|----|--|--|--|
| •  | Changed device visibility from custom to catalog                              | 1  |  |  |  |
| •  | Added Receiving Notification of Documentation Updates and Community Resources | 57 |  |  |  |

www.ti.com

2



## 5 Pin Configuration and Functions



NC - No internal connection

**Pin Functions** 

| PIN    |     | TYPE           | DESCRIPTION                                                                                                                                                                                                 |  |  |
|--------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME   | NO. | TTPE           | DESCRIPTION                                                                                                                                                                                                 |  |  |
| ADCLKM | 24  | Digital output | Negative LVDS differential frame clock output pin                                                                                                                                                           |  |  |
| ADCLKP | 23  | Digital output | Positive LVDS differential frame clock output pin                                                                                                                                                           |  |  |
|        | 3   |                |                                                                                                                                                                                                             |  |  |
| AGND   | 6   |                |                                                                                                                                                                                                             |  |  |
|        | 9   |                |                                                                                                                                                                                                             |  |  |
|        | 37  | Ground         | Analog ground pin                                                                                                                                                                                           |  |  |
|        | 40  |                |                                                                                                                                                                                                             |  |  |
|        | 43  |                |                                                                                                                                                                                                             |  |  |
|        | 46  |                |                                                                                                                                                                                                             |  |  |
|        | 50  |                |                                                                                                                                                                                                             |  |  |
| AVDD   | 57  | Supply         | Analog supply pin, 1.8 V                                                                                                                                                                                    |  |  |
|        | 60  |                |                                                                                                                                                                                                             |  |  |
| CLKM   | 59  | Analog input   | Negative clock input<br>Differential clock input: apply differential clocks (sine wave, LVPECL, and LVDS) to CLKP and<br>CLKM. Single-ended clock input: apply a CMOS clock to CLKP and tie CLKM to ground. |  |  |

VSP5324-Q1 SLES275A – JANUARY 2015 – REVISED DECEMBER 2017

www.ti.com

NSTRUMENTS

Texas

## Pin Functions (continued)

| PIN     |     |                | DECODIDEION                                                                                                                                                                                                 |  |  |
|---------|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME    | NO. | IYPE           | DESCRIPTION                                                                                                                                                                                                 |  |  |
| CLKP    | 58  | Analog input   | Positive clock input<br>Differential clock input: apply differential clocks (sine wave, LVPECL, and LVDS) to CLKP and<br>CLKM. Single-ended clock input: apply a CMOS clock to CLKP and tie CLKM to ground. |  |  |
| CS      | 61  | Digital input  | Serial interface enable pin                                                                                                                                                                                 |  |  |
| IN1_M   | 2   | Analog input   | Channel 1 negative differential analog input                                                                                                                                                                |  |  |
| IN1_P   | 1   | Analog input   | Channel 1 positive differential analog input                                                                                                                                                                |  |  |
| IN2_M   | 8   | Analog input   | Channel 2 negative differential analog input                                                                                                                                                                |  |  |
| IN2_P   | 7   | Analog input   | Channel 2 positive differential analog input                                                                                                                                                                |  |  |
| IN3_M   | 42  | Analog input   | Channel 3 negative differential analog input                                                                                                                                                                |  |  |
| IN3_P   | 41  | Analog input   | Channel 3 positive differential analog input                                                                                                                                                                |  |  |
| IN4_M   | 48  | Analog input   | Channel 4 negative differential analog input                                                                                                                                                                |  |  |
| IN4_P   | 47  | Analog input   | Channel 4 positive differential analog input                                                                                                                                                                |  |  |
| INT/EXT | 56  | Digital input  | Internal and external reference control input pin<br>Logic high: device uses internal reference<br>Logic low: device uses external reference                                                                |  |  |
| LCLKM   | 26  | Digital output | Negative LVDS differential bit clock output pin                                                                                                                                                             |  |  |
| LCLKP   | 25  | Digital output | Positive LVDS differential bit clock output pin                                                                                                                                                             |  |  |
|         | 12  |                |                                                                                                                                                                                                             |  |  |
| LGND    | 14  | Ground         | Digital ground pin                                                                                                                                                                                          |  |  |
|         | 36  |                |                                                                                                                                                                                                             |  |  |
| LVDD    | 35  | Supply         | Digital and LVDS supply pin, 1.8 V                                                                                                                                                                          |  |  |
|         | 4   |                |                                                                                                                                                                                                             |  |  |
|         | 5   |                |                                                                                                                                                                                                             |  |  |
|         | 10  |                |                                                                                                                                                                                                             |  |  |
|         | 11  |                |                                                                                                                                                                                                             |  |  |
| NC      | 38  | _              | Unused; do not connect                                                                                                                                                                                      |  |  |
|         | 39  |                |                                                                                                                                                                                                             |  |  |
|         | 44  |                |                                                                                                                                                                                                             |  |  |
|         | 45  |                |                                                                                                                                                                                                             |  |  |
|         | 51  |                |                                                                                                                                                                                                             |  |  |
| OUT1A_M | 16  | Interface      | Channel 1A negative LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                           |  |  |
| OUT1A_P | 15  | Interface      | Channel 1A positive LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                           |  |  |
| OUT1B_M | 18  | Interface      | Channel 1B negative LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.               |  |  |
| OUT1B_P | 17  | Interface      | Channel 1B positive LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.               |  |  |
| OUT2A_M | 20  | Interface      | Channel 2A negative LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                           |  |  |
| OUT2A_P | 19  | Interface      | Channel 2A positive LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                           |  |  |
| OUT2B_M | 22  | Interface      | Channel 2B negative LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.               |  |  |
| OUT2B_P | 21  | Interface      | Channel 2B positive LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.               |  |  |
| OUT3A_M | 30  | Interface      | Channel 3A negative LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                           |  |  |
| OUT3A_P | 29  | Interface      | Channel 3A positive LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                           |  |  |



VSP5324-Q1 SLES275A – JANUARY 2015 – REVISED DECEMBER 2017

www.ti.com

## Pin Functions (continued)

| PIN     |     | TYPE           | DESCRIPTION                                                                                                                                                                                                                                                                                 |  |  |
|---------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME    | NO. | TTPE           | DESCRIPTION                                                                                                                                                                                                                                                                                 |  |  |
| OUT3B_M | 28  | Interface      | Channel 3B negative LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.                                                                                               |  |  |
| OUT3B_P | 27  | Interface      | Channel 3B positive LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.                                                                                               |  |  |
| OUT4A_M | 34  | Interface      | Channel 4A negative LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                                                                                                           |  |  |
| OUT4A_P | 33  | Interface      | Channel 4A positive LVDS differential output pin.<br>This pin can be used with either one- or two-lane interface.                                                                                                                                                                           |  |  |
| OUT4B_M | 32  | Interface      | Channel 4B negative LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.                                                                                               |  |  |
| OUT4B_P | 31  | Interface      | Channel 4B positive LVDS differential output pin. This pin is used with two-lane interface. In one-lane interface, this pin is unused and must be floated without a $100-\Omega$ termination.                                                                                               |  |  |
| PD      | 13  | Digital input  | Power-down control input pin<br>Logic high: device is in power-down state; logic low: normal operation                                                                                                                                                                                      |  |  |
| REFB    | 54  | Analog input   | Reference bottom voltage pin<br>Internal reference mode: the reference bottom voltage (0.45 V) is output on this pin.<br>External reference mode: the reference bottom voltage (0.45 V) must be externally applied to this<br>pin. There are no required decoupling capacitors on this pin. |  |  |
| REFT    | 55  | Analog input   | Reference top voltage pin<br>Internal reference mode: the reference top voltage (1.45 V) is output on this pin.<br>External reference mode: reference top voltage (1.45 V) must be externally applied to this pin.<br>There are no required decoupling capacitors on this pin.              |  |  |
| RESET   | 64  | Digital input  | Serial interface reset pin; active low                                                                                                                                                                                                                                                      |  |  |
| SCLK    | 63  | Digital input  | Serial interface clock pin                                                                                                                                                                                                                                                                  |  |  |
| SDATA   | 62  | Digital input  | Serial interface data pin                                                                                                                                                                                                                                                                   |  |  |
| SDOUT   | 52  | Digital output | Serial interface readout pin                                                                                                                                                                                                                                                                |  |  |
| SYNC    | 49  | Digital input  | Control input pin synchronizes test patterns across channels.<br>When unused, this pin should be tied to ground.                                                                                                                                                                            |  |  |
| VCM     | 53  | Analog output  | Common-mode voltage pin<br>Internal reference mode: common-mode voltage output pin, 0.95 V.<br>External reference mode: reference voltage must be externally applied to this pin.                                                                                                           |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted.<sup>(1)</sup>

|                                                 |                                                                                        | MIN  | MAX                           | UNIT |
|-------------------------------------------------|----------------------------------------------------------------------------------------|------|-------------------------------|------|
| Supply voltage                                  | AVDD                                                                                   | -0.3 | 2.2                           | V    |
|                                                 | LVDD                                                                                   | -0.3 | 2.2                           | V    |
| Ground voltage<br>differences                   | Between AGND and LGND                                                                  | -0.3 | -0.3 0.3                      |      |
| Input voltage                                   | Digital outputs                                                                        | -0.3 | lesser of 2.2 or (LVDD + 0.3) | V    |
|                                                 | Digital inputs (CLKN, CLKP <sup>(2)</sup> , RESET, SCLK, SDATA, CS, SYNC, PD, INT/EXT) | -0.3 | lesser of 2.2 or (LVDD + 0.3) | V    |
|                                                 | Analog inputs                                                                          | -0.3 | lesser of 2.2 or (LVDD + 0.3) | V    |
| Input current (all pins except supplies)        |                                                                                        | -10  | 10                            | mA   |
| Ambient temperature, under bias, T <sub>A</sub> |                                                                                        | -40  | 105                           | °C   |
| Junction temperature, T <sub>J</sub>            |                                                                                        |      | 125                           | °C   |
| Storage temperature, T <sub>sto</sub>           |                                                                                        | -55  | 125                           | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) When AVDD is turned off, TI recommends switching off the input clock (or ensuring the voltage on CLKP, CLKN is less than |0.3 V|). This setting prevents the ESD protection diodes at the clock input pins from turning on.

## 6.2 ESD Ratings

|                    |                         |                                                         |                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> |                         | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> |                                                 | ±2000 |      |
|                    | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | Other pins                                      | ±500  | V    |
|                    |                         |                                                         | Corner pins (1, 16, 17, 32, 33, 48, 49, and 64) | ±750  |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

Over operating free-air temperature range, unless otherwise noted.

|                       |                                                               |                                  | MIN | NOM             | MAX | UNIT            |
|-----------------------|---------------------------------------------------------------|----------------------------------|-----|-----------------|-----|-----------------|
| V <sub>(AVDD)</sub>   | Analog supply voltage                                         |                                  | 1.7 | 1.8             | 1.9 | V               |
| V <sub>(LVDD)</sub>   | Digital supply voltage                                        |                                  | 1.7 | 1.8             | 1.9 | V               |
| V <sub>ID</sub>       | Differential input voltage                                    |                                  |     | 2               |     | V <sub>PP</sub> |
| V <sub>IC</sub>       | Input common-mode voltag                                      | e                                |     | $V_{IC} \pm 50$ |     | mV              |
|                       | Input clock sample rate                                       | Two-lane LVDS interface          | 10  |                 | 80  | MSPS            |
|                       |                                                               | One-lane LVDS interface          | 10  |                 | 50  | MSPS            |
|                       | Input clock amplitude<br>differential                         | Sine wave, ac-coupled            |     | 1.5             |     | V <sub>PP</sub> |
| (V <sub>CI КР</sub> – |                                                               | LVPECL, ac-coupled               |     | 1.6             |     | V <sub>PP</sub> |
| V <sub>CLKM</sub> )   |                                                               | LVDS, ac-coupled                 |     | 0.7             |     | V <sub>PP</sub> |
|                       |                                                               | LVCMOS, single-ended, ac-coupled |     | 3.3             |     | V               |
|                       | Duty cycle                                                    |                                  | 35% | 50%             | 65% |                 |
| C <sub>LOAD</sub>     | Maximum external capacitance from each output pin to DRGND    |                                  |     | 5               |     | pF              |
| R <sub>LOAD</sub>     | Differential resistance between LVDS output pairs (LVDS mode) |                                  |     | 100             |     | Ω               |
| T <sub>A</sub>        | Operating free-air                                            |                                  | -40 |                 | 105 | °C              |

## 6.4 Thermal Information

|                       |                                              | VSP5324-Q1 |      |  |
|-----------------------|----------------------------------------------|------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | RGC (VQFN) | UNIT |  |
|                       |                                              | 64 PINS    |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 20.6       | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 6.1        | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 2.7        | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 0.2        | °C/W |  |
| Ψјв                   | Junction-to-board characterization parameter | 2.6        | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.4        | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics: Dynamic Performance

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, sampling frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40$ °C to  $T_{MAX} = 105$ °C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V.

|       | PARAMETER                               | TEST CONDITIONS                                                                                 | MIN  | TYP  | MAX | UNIT           |
|-------|-----------------------------------------|-------------------------------------------------------------------------------------------------|------|------|-----|----------------|
|       | Resolution                              |                                                                                                 |      |      | 12  | Bits           |
| CNID  | Signal-to-noise ratio                   | $f_{\rm IN} = 5 \rm MHz$                                                                        | 68   | 70   |     | dBFS           |
| SINK  |                                         | $f_{\rm IN} = 30 \ {\rm MHz}$                                                                   |      | 69.5 |     | dBFS           |
|       | Signal to paize and distortion ratio    | $f_{\rm IN} = 5 \rm MHz$                                                                        |      | 69.8 |     | dBFS           |
| SINAD | Signal-to-hoise and distortion ratio    | $f_{\rm IN} = 30 \ {\rm MHz}$                                                                   |      | 69.2 |     | dBFS           |
| SEDB  | Spurious free dynamic renge             | $f_{\rm IN} = 5 \rm ~MHz$                                                                       | 64   | 85   |     | dBc            |
| SFUR  | Spunous-free dynamic range              | $f_{IN} = 30 \text{ MHz}$                                                                       |      | 82   |     | dBc            |
| тип   | Total harmonia distortion               | $f_{\rm IN} = 5 \rm MHz$                                                                        | 63   | 81.5 |     | dBc            |
| THD   |                                         | $f_{IN} = 30 \text{ MHz}$                                                                       |      | 78   |     | dBc            |
|       | Second-harmonic distortion              | $f_{\rm IN} = 5 \rm MHz$                                                                        | 64   | 90   |     | dBc            |
| ΠU2   |                                         | $f_{\rm IN} = 30 \ {\rm MHz}$                                                                   |      | 86   |     | dBc            |
| גטח   | Third-harmonic distortion               | $f_{\rm IN} = 5 \rm MHz$                                                                        | 64   | 85   |     | dBc            |
| пра   |                                         | $f_{IN} = 30 \text{ MHz}$                                                                       |      | 82   |     | dBc            |
|       | Worst spur                              | $f_{\rm IN} = 5 \rm MHz$                                                                        |      | 91   |     | dBc            |
|       | (other than second and third harmonics) | $f_{IN} = 30 \text{ MHz}$                                                                       |      | 83   |     | dBc            |
| IMD   | Two-tone intermodulation distortion     | f1 = 8 MHz, $f2 = 10$ MHz,<br>each tone at -7 dBFS                                              |      | 83   |     | dBc            |
|       | Crosstalk (far channel)                 | 10-MHz full-scale signal on aggressor<br>channel; no input signal applied on victim<br>channel  |      | 95   |     | dB             |
|       | Input overload recovery                 | Recovery to within 1% (of full-scale) for 6-dB overload with sine-wave input                    |      | 1    |     | Clock<br>cycle |
| PSRR  | AC power-supply rejection ratio         | For 50-mV <sub>PP</sub> signal on AVDD supply, up to 10 MHz, no signal applied to analog inputs |      | 50   |     | dB             |
| ENOB  | Effective number of bits                | $f_{\rm IN} = 5 \ {\rm MHz}$                                                                    |      | 11.3 |     | Bits           |
| DNL   | Differential nonlinearity               | $f_{\rm IN} = 5 \rm MHz$                                                                        | -0.8 | ±0.2 | 0.8 | LSBs           |
| INL   | Integral nonlinearity                   | $f_{\rm IN} = 5 \rm MHz$                                                                        |      | ±0.3 | 1   | LSBs           |

TEXAS INSTRUMENTS

#### VSP5324-Q1

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

### 6.6 Electrical Characteristics: General

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, sampling frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40$ °C to  $T_{MAX} = 105$ °C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V.

|                                                                                                   | PARA                                                                                                  | METER                                  | TEST CONDITIONS                                                                        | MIN | TYP  | MAX | UNIT            |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------|-----|------|-----|-----------------|
| ANALOG                                                                                            | INx_PUT                                                                                               |                                        |                                                                                        |     |      | ų   |                 |
|                                                                                                   |                                                                                                       | Voltage range                          |                                                                                        |     | 2    |     | V <sub>PP</sub> |
| V <sub>ID</sub>                                                                                   | Differential                                                                                          | Resistance, at dc                      |                                                                                        |     | 2    |     | kΩ              |
|                                                                                                   | mput                                                                                                  | Capacitance, at dc                     |                                                                                        |     | 2.2  |     | pF              |
|                                                                                                   | Analog input                                                                                          | bandwidth                              |                                                                                        |     | 550  |     | MHz             |
|                                                                                                   | Analog input<br>(per input pin                                                                        | common-mode current                    |                                                                                        |     | 1.6  |     | μΑ/<br>MSPS     |
| V <sub>OC</sub>                                                                                   | Common-mo                                                                                             | de output voltage                      |                                                                                        |     | 0.95 |     | V               |
| I <sub>O(VCM)</sub>                                                                               | VCM output of                                                                                         | current capability                     |                                                                                        |     | 5    |     | mA              |
| DC ACCU                                                                                           | RACY                                                                                                  |                                        | - · · · · · · · · · · · · · · · · · · ·                                                |     |      |     |                 |
|                                                                                                   | Offset error                                                                                          |                                        |                                                                                        |     | ±5   | ±20 | mV              |
| EGREF                                                                                             | Gain error res                                                                                        | sulting from internal<br>ccuracy alone |                                                                                        | -2  |      | 2   | %FS             |
| EGCHAN                                                                                            | Gain error of                                                                                         | channel alone                          |                                                                                        |     | 0.5  |     | %FS             |
| POWER S                                                                                           | UPPLY                                                                                                 |                                        |                                                                                        |     |      |     |                 |
| IAVDD Analog supply current                                                                       |                                                                                                       |                                        | 80 MSPS                                                                                |     | 114  | 135 | mA              |
| IAVDD                                                                                             | IAVDD Analog supply                                                                                   | y current                              | 50 MSPS                                                                                |     | 86   |     | mA              |
|                                                                                                   | Analog supply current Output buffer supply current                                                    |                                        | Two-lane LVDS interface, 80 MSPS,<br>350-mV swing with 100-Ω external<br>termination   |     | 69   | 85  | mA              |
| ILVDD Output buffer supply current                                                                | One-lane LVDS interface, 50 MSPS, $350\text{-mV}$ swing with $100\text{-}\Omega$ external termination |                                        | 56                                                                                     |     | mA   |     |                 |
|                                                                                                   |                                                                                                       | _                                      | 80 MSPS                                                                                |     | 205  |     | mW              |
|                                                                                                   | Analog power                                                                                          | I                                      | 50 MSPS                                                                                |     | 155  |     | mW              |
|                                                                                                   |                                                                                                       |                                        | Two-lane LVDS interface, 80 MSPS,<br>350-mV swing with 100-Ω external<br>termination   |     | 124  |     | mW              |
| ILVDD Output buffer supply current Analog power Digital power LVDS interface                      |                                                                                                       | LVDS Interface                         | One-lane LVDS interface, 50 MSPS, 350-mV swing with 100- $\Omega$ external termination |     | 101  |     | mW              |
|                                                                                                   | Total nourse                                                                                          |                                        | 80 MSPS, two-lane LVDS interface                                                       |     | 329  |     | mW              |
|                                                                                                   | rotai power                                                                                           |                                        | 50 MSPS, one-lane LVDS interface                                                       |     | 256  |     | mW              |
|                                                                                                   | Analog power Digital power LVDS interface Total power Global power-down                               |                                        |                                                                                        |     |      | 40  | mW              |
| Analog power<br>Digital power LVDS interface<br>Total power<br>Global power-down<br>Standby power |                                                                                                       | er                                     |                                                                                        |     | 135  |     | mW              |

Copyright © 2015–2017, Texas Instruments Incorporated

### 6.7 Electrical Characteristics: Digital

At  $V_{(AVDD)} = 1.8 \text{ V}$ ,  $V_{(LVDD)} = 1.8 \text{ V}$ , unless otherwise noted. The DC specifications refer to the condition where the digital outputs do not switch, but are tied permanently to a valid logic level 0 or 1.

|                    | PARAMETER                              | TEST CONDITIONS                                                                                       | MIN           | TYP   | MAX   | UNIT |
|--------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------|---------------|-------|-------|------|
| DIGITAL            | . INX_PUTS (RESET, SCLK, SDA           | TA, CS, PDN, SYNC, INT/EXT)                                                                           |               |       |       |      |
| V <sub>IH</sub>    | High-level input voltage               | All digital inputs support 1.8-V and 3.3-V CMOS logic levels                                          | > 1.3         |       |       | V    |
| V <sub>IL</sub>    | Low-level input voltage                | All digital inputs support 1.8-V and 3.3-V CMOS logic levels                                          |               |       | < 0.4 | V    |
| I <sub>IH</sub>    | High-level input current               | V <sub>IH</sub> = 1.8 V                                                                               |               | 6     |       | μA   |
| IIL                | Low-level input current                | $V_{IL} = 0 V$                                                                                        |               | < 0.1 |       | μΑ   |
| DIGITAL            | . OUTPUTS                              |                                                                                                       |               |       |       |      |
| V <sub>OH</sub>    | High-level output voltage              | CMOS interface (SDOUT)                                                                                | AVDD -<br>0.1 |       |       | V    |
| V <sub>OL</sub>    | Low-level output voltage               | CMOS interface (SDOUT)                                                                                |               |       | 0.1   | V    |
| V <sub>OD(H)</sub> | High-level output differential voltage | LVDS interface (OUTP, OUTM, LCLKP, LCLKM, ADCLKP, ADCLKM), with an external 100- $\Omega$ termination | 245           |       | 420   | mV   |
| V <sub>OD(L)</sub> | Low-level output differential voltage  | LVDS interface (OUTP, OUTM, LCLKP, LCLKM, ADCLKP, ADCLKM), with an external 100- $\Omega$ termination | -420          |       | -245  | mV   |
| V <sub>OC</sub>    | Output common-mode voltage             |                                                                                                       |               | 1.05  |       | V    |

## 6.8 Timing Requirements<sup>(1)</sup>

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, sampling frequency = 80 MSPS, sine wave input clock,  $C_{(LOAD)} = 5$  pF, and  $R_{(LOAD)} = 100 \Omega$ , unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40$ °C to  $T_{MAX} = 105$ °C,  $V_{(AVDD)} = 1.8$  V, and  $V_{(LVDD)} = 1.7$  V to 1.9 V.

|                 |                                           |                                                                                                                    | MIN  | NOM                                            | MAX  | UNIT            |
|-----------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------|------|-----------------|
|                 | Aperture delay                            |                                                                                                                    |      | 4                                              |      | ns              |
|                 | Aperture delay matching <sup>(2)(3)</sup> | Between the two channels of the same device                                                                        |      | ±175                                           |      | ps              |
|                 | Aperture delay variation                  | Between two devices at the same temperature and LVDD supply                                                        |      | 2.5                                            |      | ns              |
|                 | Aperture jitter (RMS)                     |                                                                                                                    |      | 320                                            |      | fs              |
|                 | Wakaup time                               | Time to valid data after coming out of partial power-down mode                                                     |      | 5                                              | 50   | μs              |
|                 | wakeup ume                                | Time to valid data after coming out of global power-down mode                                                      |      | 100                                            | 500  | μs              |
|                 | ADC latency                               | One-lane LVDS output interface                                                                                     |      | 11                                             |      | Clock<br>cycles |
|                 |                                           | Two-lane LVDS output interface                                                                                     |      | 15                                             |      | Clock<br>cycles |
| t <sub>su</sub> | Data setup time                           | Data valid to zero crossing of LCLKP, 80 MSPS, two-lane LVDS                                                       | 0.61 |                                                |      | ns              |
| t <sub>h</sub>  | Data hold time <sup>(4)</sup>             | Zero crossing of LCLKP to data becoming invalid, 80 MSPS, two-lane LVDS                                            | 0.74 |                                                |      | ns              |
|                 | Clock propagation dolou                   | Input clock rising edge crossover to frame clock rising edge crossover, two-lane LVDS for $10 \le f_S \le 80$ MSPS |      | (11 / 12) ×<br>t <sub>S</sub> + t <sub>d</sub> |      | ns              |
| чр              | Clock propagation delay                   | Input clock rising edge crossover to frame clock rising edge crossover, one-lane LVDS for $10 \le f_S \le 65$ MSPS |      | (9 / 12) ×<br>t <sub>S</sub> + t <sub>d</sub>  |      | ns              |
| t <sub>d</sub>  | Delay time                                |                                                                                                                    | 6.8  | 9                                              | 11.8 | ns              |

(1) Timing parameters are ensured by design and characterization and are not tested in production.

(2) C<sub>(LOAD)</sub> is the effective external single-ended load capacitance between each output pin and ground.

(3) R<sub>(LOAD)</sub> is the differential load resistance between the LVDS output pair.

(4) Data valid refers to a logic high of 100 mV and a logic low of -100 mV.



## Timing Requirements<sup>(1)</sup> (continued)

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, sampling frequency = 80 MSPS, sine wave input clock,  $C_{(LOAD)} = 5$  pF, and  $R_{(LOAD)} = 100 \Omega$ , unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = 105^{\circ}$ C,  $V_{(AVDD)} = 1.8$  V, and  $V_{(LVDD)} = 1.7$  V to 1.9 V.

|                     |                           |                                                                                      | MIN | NOM  | MAX | UNIT |
|---------------------|---------------------------|--------------------------------------------------------------------------------------|-----|------|-----|------|
|                     | LVDS bit clock duty cycle | Differential clock duty cycle (LCLKP – LCLKM)                                        |     | 50   |     | %    |
| t <sub>f</sub>      | Data fall time            | Rise time measured from –100 mV to 100 mV,<br>10 MSPS ≤ sampling frequency ≤ 80 MSPS |     | 0.2  |     | ns   |
| t <sub>r</sub>      | Data rise time            | Rise time measured from –100 mV to 100 mV,<br>10 MSPS ≤ sampling frequency ≤ 80 MSPS |     | 0.2  |     | ns   |
| t <sub>r(CLK)</sub> | Output clock rise time    | Rise time measured from –100 mV to 100 mV,<br>10 MSPS ≤ sampling frequency ≤ 80 MSPS |     | 0.18 |     | ns   |
| t <sub>f(CLK)</sub> | Output clock fall time    | Rise time measured from –100 mV to 100 mV,<br>10 MSPS ≤ sampling frequency ≤ 80 MSPS |     | 0.18 |     | ns   |

## 6.9 LVDS Timing at Different Sampling Frequencies (One-Lane Interface, 12x Serialization)

See Figure 1 and Figure 2.

|                 |                                                              |                                  | MIN  | MAX | UNIT |
|-----------------|--------------------------------------------------------------|----------------------------------|------|-----|------|
|                 |                                                              | $f_{(SAMPLE)} = 40 \text{ MSPS}$ | 0.75 |     |      |
| t <sub>h</sub>  | LCLKP zero-crossing to data becoming<br>invalid (both edges) | $f_{(SAMPLE)} = 50 \text{ MSPS}$ | 0.47 |     | ns   |
|                 |                                                              | $f_{(SAMPLE)} = 65 \text{ MSPS}$ | 0.25 |     |      |
| t <sub>su</sub> |                                                              | $f_{(SAMPLE)} = 40 \text{ MSPS}$ | 0.62 |     |      |
|                 | Data valid to LCLKP zero-crossing (both                      | $f_{(SAMPLE)} = 50 \text{ MSPS}$ | 0.38 |     | ns   |
|                 | 04900,                                                       | $f_{(SAMPLE)} = 65 \text{ MSPS}$ | 0.19 |     |      |

## 6.10 LVDS Timing at Different Sampling Frequencies (Two-Lane Interface, 6x Serialization)

See Figure 1 and Figure 2.

|                 |                                                              |                                  | MIN  | MAX | UNIT |
|-----------------|--------------------------------------------------------------|----------------------------------|------|-----|------|
|                 |                                                              | $f_{(SAMPLE)} = 40 \text{ MSPS}$ | 1.9  |     |      |
| t <sub>h</sub>  | LCLKP zero-crossing to data becoming<br>invalid (both edges) | $f_{(SAMPLE)} = 50 \text{ MSPS}$ | 1.55 |     | ns   |
|                 |                                                              | $f_{(SAMPLE)} = 65 \text{ MSPS}$ | 1.1  |     |      |
| t <sub>su</sub> |                                                              | $f_{(SAMPLE)} = 40 \text{ MSPS}$ | 1.44 |     |      |
|                 | Data valid to LCLKP zero-crossing (both edges)               | $f_{(SAMPLE)} = 50 \text{ MSPS}$ | 1.02 |     | ns   |
|                 |                                                              | $f_{(SAMPLE)} = 65 \text{ MSPS}$ | 0.64 |     |      |

## 6.11 Serial Interface Timing Requirements

See Figure 3.

|                        |                                        | MIN  | MAX | UNIT |
|------------------------|----------------------------------------|------|-----|------|
| $f_{({\sf SCLK})}$     | SCLK frequency = 1 / t <sub>SCLK</sub> | > DC |     | MHz  |
| t <sub>su(LOADS)</sub> | SEN to SCLK setup time                 | 33   |     | ns   |
| t <sub>su(LOADH)</sub> | SCLK to SEN hold time                  | 33   |     | ns   |
| t <sub>su(D)</sub>     | SDATA setup time                       | 33   |     | ns   |
| t <sub>h(D)</sub>      | SDATA hold time                        | 33   |     | ns   |





(1) With an external 100- $\Omega$  termination..







VSP5324-Q1

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com





## 6.12 Typical Characteristics

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, 80-MSPS sampling clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted.



Copyright © 2015-2017, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, 80-MSPS sampling clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted.



Copyright © 2015–2017, Texas Instruments Incorporated

## **Typical Characteristics (continued)**

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, 80-MSPS sampling clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted.





### **Typical Characteristics (continued)**

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, 80-MSPS sampling clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted.



SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

**NSTRUMENTS** 

EXAS

## **Typical Characteristics (continued)**

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, 80-MSPS sampling clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted.



Copyright © 2015–2017, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, 80-MSPS sampling clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted.





#### VSP5324-Q1

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

## **Typical Characteristics (continued)**

Typical values are at 25°C,  $V_{(AVDD)} = 1.8$  V,  $V_{(LVDD)} = 1.8$  V, 80-MSPS sampling clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted.





## 7 Detailed Description

#### 7.1 Overview

The VSP5324-Q1 device is a high-performance, 12-bit, quad-channel, analog-to-digital converter (ADC) with sample rates up to 80 MSPS. The conversion process is initiated by a rising edge of the external input clock and when the analog input signal is sampled. The sampled signal is sequentially converted by a series of small resolution stages, with the outputs combined in a digital correction logic block. At every clock edge the sample propagates through the pipeline, resulting in a data latency of 11 clock cycles. The output is available as 12-bit data, in serial (low-voltage differential signaling) LVDS format, coded in either offset binary or binary twos complement format.

#### 7.2 Functional Block Diagrams



Figure 40. Quad ADC, One-Lane Configuration



## **Functional Block Diagrams (continued)**



Figure 41. Quad ADC, Two-Lane Configuration

#### 7.3 Feature Description

#### 7.3.1 Analog Input

The analog input consists of a switched-capacitor-based differential sample-and-hold architecture, as shown in Figure 42. This differential topology results in very good AC performance even for high-input frequencies at high sampling rates. The INx\_P and INx\_M pins must be externally biased around a common-mode voltage of 0.95 V, available on the VCM pin. For a full-scale differential input, each input pin (INx\_P, INx\_M) must swing symmetrically between VCM + 0.5 V and VCM – 0.5 V, resulting in a  $2\text{-V}_{PP}$  differential input swing. The input sampling circuit has a high 3-dB bandwidth that extends up to 550 MHz (measured from the input pins to the sampled voltage).



#### **Feature Description (continued)**



Figure 42. Analog Input Equivalent Circuit

#### 7.3.1.1 Large- and Small-Signal Input Bandwidth

The analog input circuit small-signal bandwidth is high, approximately 550 MHz. When using an amplifier to drive the VSP5324-Q1 device, the total amplifier noise up to small-signal bandwidth must be considered. The device large-signal bandwidth depends on the input signal amplitude. The VSP5324-Q1 device supports  $2-V_{PP}$  amplitude for input signal frequencies up to 80 MHz. For higher frequencies (greater than 80 MHz), the input signal amplitude must be decreased proportionally. For example, at 160 MHz, the device supports a maximum of  $1-V_{PP}$  signal.

#### 7.3.2 Digital Processing Block

The VSP5324-Q1 device integrates a set of commonly-used digital functions that can be used to ease system design such as test patterns and gain.

#### 7.3.2.1 Digital Gain

The VSP5324-Q1 device includes programmable digital gain settings from 0 dB to 12 dB in 1-dB steps. The benefit of digital gain is to obtain improved SFDR performance. SFDR improvement is achieved at the expense of SNR; for each gain setting, SNR degrades by approximately 1 dB. Therefore, gain can be used to trade-off between SFDR and SNR.

For each gain setting, the analog input full-scale range support scales proportionally, as shown in Table 1. After reset, the device is in 0-dB gain mode. To use other gain settings, program the GAIN\_CHx bits in registers 2Ah (see the *Register 2Ah* (offset = 2Ah) [reset = 0] section) and 2Bh (see the *Register 2Bh* (offset = 2Bh) [reset = 0] section).



#### Table 1. Analog Input Full-Scale Range Across Gains

| DIGITAL GAIN<br>(dB) | FULL-SCALE<br>(V <sub>PP</sub> ) |
|----------------------|----------------------------------|
| 0                    | 2                                |
| 1                    | 1.78                             |
| 2                    | 1.59                             |
| 3                    | 1.42                             |
| 4                    | 1.26                             |
| 5                    | 1.12                             |
| 6                    | 1.00                             |
| 7                    | 0.89                             |
| 8                    | 0.80                             |
| 9                    | 0.71                             |
| 10                   | 0.63                             |
| 11                   | 0.56                             |
| 12                   | 0.50                             |

#### 7.3.2.2 ADC Input Polarity Inversion

Normally, the INx\_P pin represents the positive analog input pin and INx\_M represents the complementary negative input. Setting the INVERT\_ CH[4:1] bits listed in Table 2 (which provide individual control for each channel) causes the inputs to be swapped. INN now represents the positive input and INx\_P represents the negative input.

#### Table 2. Polarity Inversion

| ADDRESS<br>(HEX) | D15 D14 D13 D12 D11 D10 D9 |  |  |  |  | D8               | D7             | D6 | D5             | D4 | D3 | D2             | D1 | D0             |
|------------------|----------------------------|--|--|--|--|------------------|----------------|----|----------------|----|----|----------------|----|----------------|
| 24               | PRBS_SEED[22:16]           |  |  |  |  | X <sup>(1)</sup> | INVERT_<br>CH4 | х  | INVERT_<br>CH3 | х  | х  | INVERT_<br>CH2 | х  | INVERT_<br>CH1 |

(1) X = don't care.

#### 7.3.2.3 SYNC Function

The SYNC function can be used to synchronize the RAMP test patterns across channels. This function can be enabled using either the hardware pin (SYNC) or software register bits.

To enable the software sync, set the register bit, EN\_SYNC. To use the SYNC pin, set the EN\_SYNC and HARD\_SYNC\_TP register bits. Note that SYNC pin is disabled after reset.

#### 7.3.2.4 Output Data Format

Two output data formats are supported: twos complement and offset binary. These modes can be selected using the BTC\_MODE serial interface register bit.

For a positive overload, the D[11:0] output data bits are FFFh in offset binary output format and 7FFh in twos complement output format. For a negative input overload, the output code is 000h in offset binary output format and 800h in twos complement output format.



#### 7.3.3 Serial LVDS Interface

The VSP5324-Q1 device offers several flexible output options which makes interfacing to an (application-specific integrated circuit) ASIC or an (field-programmable gate array) FPGA easy. Each option can be easily programmed using the serial interface. Table 3 lists a summary of all options. This table also lists the default values after power-up and reset and a detailed description of each option. The output interface options are one-lane and two-lane serialization, and are described in the *One-Lane, 12x Serialization with DDR Bit Clock and 1x Frame Clock* and *Two-Lane, 6x Serialization with DDR Bit Clock and 0.5x Frame Clock* sections, respectively.

|                         |                   | AVAILA       | BLE IN       |                        |                                                                                                                                                                                                                                           |
|-------------------------|-------------------|--------------|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FEATURE                 | OPTIONS           | ONE-<br>LANE | TWO-<br>LANE | DEFAULT AFTER<br>RESET | DESCRIPTION                                                                                                                                                                                                                               |
| Lane interface          | One and two lanes | Yes          | Yes          | One-lane               | One-lane: ADC data are sent serially<br>over one pair of LVDS pins<br>Two-lane: ADC data are split and<br>sent serially over two pairs of LVDS<br>pins                                                                                    |
| Serialization factor    | 12x               | Yes          | No           | 12x                    | —                                                                                                                                                                                                                                         |
| DDD hit clock from one  | 6x                | Yes          | No           | 6x                     | —                                                                                                                                                                                                                                         |
| DDR bit clock frequency | Зx                | No           | Yes          | —                      | Only with two-lane interface                                                                                                                                                                                                              |
|                         | 1x sample rate    | Yes          | No           | 1x                     | —                                                                                                                                                                                                                                         |
| Frame clock frequency   | 1/2x sample rate  | No           | Yes          | —                      | Only with two-lane interface                                                                                                                                                                                                              |
|                         | Byte-wise         | No           | Yes          | Byte-wise              | These options are available only with                                                                                                                                                                                                     |
|                         | Bit-wise          | No           | Yes          | Byte-wise              | two-lane interface.<br>Byte wise: ADC data are solit into                                                                                                                                                                                 |
| Bit sequence            | Word-wise         | No           | Yes          | Byte-wise              | upper and lower bytes that are output<br>on separate lanes.<br>Bit wise: ADC data are split into even<br>and odd bits that are output on<br>separate lanes.<br>Word wise: Successive ADC data<br>samples are sent over separate<br>lanes. |

#### Table 3. Summary of Output Interface Options

#### 7.3.3.1 One-Lane, 12x Serialization with DDR Bit Clock and 1x Frame Clock

The 12-bit ADC data are serialized and output over one LVDS pair per channel along with a 6x bit clock and 1x frame clock, as shown in Figure 43. The output data rate is 12x sample rate and is therefore suited for low sample rates (typically up to 50 MSPS).



(1) Upper number is the data bit in MSB-first mode. Lower number in parenthesis is the data bit in LSB-first mode.

#### Figure 43. LVDS Output Interface, One-Lane, 12x Serialization

VSP5324-Q1

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

VSP5324-Q1 SLES275A – JANUARY 2015 – REVISED DECEMBER 2017

## Texas Instruments

www.ti.com

#### 7.3.3.2 Two-Lane, 6x Serialization with DDR Bit Clock and 0.5x Frame Clock

In the two-lane serialization option, the 12-bit ADC data are serialized and output over two LVDS pairs per channel. The output data rate is a 6x sample rate with a 3x bit clock and a 1x frame clock.

Compared to the one-line scenario, the two-line output data rate is half the amount. This difference allows the device to be used up to the maximum sampling rate. Two-lane serialization is available in bit-, byte-, and word-wise modes. Figure 44 shows the bit- and byte-wise modes and Figure 45 shows the word-wise mode.



(1) The upper number is the data bit in MSB-first mode. The lower number in parenthesis is the data bit in LSB-first mode.

(2) The unshaded cells indicate sample N data. The shaded cells indicate sample N + 1 data.

#### Figure 44. LVDS Output Interface, Two-Lane, 6x Serialization, Byte-Wise and Bit-Wise Modes



(1) The upper number is the data bit in MSB-first mode. The lower number in parenthesis is the data bit in LSB-first mode.

(2) The unshaded cells indicate sample N data. The shaded cells indicate sample N + 1 data.

#### Figure 45. LVDS Output Interface, Two-Lane, 6x Serialization, Word-Wise Mode



#### 7.3.4 Bit Clock Programmability

The VSP5324-Q1 output interface is normally a DDR interface with the LCLK rising and falling edge transitions in the middle of alternate data windows. Figure 46 shows this default phase.



Figure 46. LCLK Default Phase (PHASE\_DDR[1:0] = 10)

The LCLK phase can be programmed relative to the output frame clock and data using the PHASE\_DDR[1:0] bits in Table 4. Figure 47 shows the LCLK phase modes.

| ADDRESS<br>(HEX)         D15         D14         D13         D12         D11         D10         D9         D8         D7         D6         D5         D4         D3         D2         D1           42         EN_REFX <sup>(1)</sup> X         X         X         X         X         X         EN_REFX         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X |                  |                 |                  |     |     |     |     |    |    |    |        |           |    |                 |    |    |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|-----|-----|-----|-----|----|----|----|--------|-----------|----|-----------------|----|----|----|
| 42 EN_REF_ X <sup>(1)</sup> X X X X X X X PHASE DDR[1:0] X EN_REF_ X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ADDRESS<br>(HEX) | D15             | D14              | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6     | D5        | D4 | D3              | D2 | D1 | D0 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 42               | EN_REF_<br>VCM0 | X <sup>(1)</sup> | х   | х   | х   | х   | х  | х  | х  | PHASE_ | _DDR[1:0] | х  | EN_REF_<br>VCM1 | х  | х  | х  |

(1) X = don't care.



## Table 4. Clock Programmability



FXAS

#### 7.3.5 LVDS Output Data and Clock Buffers

Figure 48 shows the equivalent circuit of each LVDS output buffer. After reset, the buffer presents a  $100-\Omega$  output impedance to match the external  $100-\Omega$  termination.

The V<sub>ID</sub> voltage is nominally 350 mV, resulting in an output swing of ±350 mV with 100- $\Omega$  external termination. The buffer output impedance behaves in the same way as a source-side series termination. By absorbing reflections from the receiver end, the buffer helps improve signal integrity.



Figure 48. LVDS Buffer Equivalent Circuit

### 7.4 Device Functional Modes

#### 7.4.1 External Reference Mode Of Operation

The VSP5324-Q1 device supports an external reference mode of operation either by:

- Forcing the reference voltages on the REFT and REFB pins, or by
- Applying the reference voltage on the VCM pin.

This mode can be used to operate multiple VSP5324-Q1 chips with the same (externally applied) reference voltage.

#### 7.4.1.1 Using the REF Pins

For normal operation, the device requires two reference voltages, REFT and REFB. By default, the device generates these two voltages internally. To enable the external reference mode, set the register bits as listed in Table 5. This procedure powers down the internal reference amplifier and the two reference voltages can be forced directly on the REFT and REFB pins as ( $V_{(REFT)} = 1.45 \text{ V} \pm 50 \text{ mV}$ ) and ( $V_{(REFB)} = 0.45 \text{ V} \pm 50 \text{ mV}$ ).

Use to calculate the relationship between the ADC full-scale input voltage ( $V_{FS}$ ) and the applied reference voltages.

$$V_{FS} = 2 \times (V_{(REFT)} - V_{(REFB)})$$

(1)



#### **Device Functional Modes (continued)**

#### 7.4.1.2 Using the VCM Pin

In this mode, an external reference voltage (VREFIN) can be applied to the VCM pin. UseEquation 2 to calculate the relationship between the ADC full-scale input voltage and VREFIN.

 $V_{FS} = 2 \times VREFIN$ 

(2)

To enable this mode, set the register bits as listed in Table 5. This action changes the function of the VCM pin to an external reference input pin. The voltage applied on VCM must be  $1.5 \text{ V} \pm 50 \text{ mV}$ .

| FUNCTION                                        | EN_HIGH_ADDRS | EN_EXT_REF | EXT_REF_VCM |
|-------------------------------------------------|---------------|------------|-------------|
| External reference using the REFT and REFB pins | 1             | 1          | 00          |
| External reference using the VCM pin            | 1             | 1          | 11          |

#### 7.5 Programming

#### 7.5.1 Serial Interface

The VSP5324-Q1 device has a set of internal registers that can be accessed by the serial interface formed by the  $\overline{CS}$  (serial interface enable), SCLK (serial interface clock), and SDATA (serial interface data) pins. When  $\overline{CS}$  is low the following occurs:

- The serial shift of bits into the device is enabled.
- Serial data (on the SDATA pin) are latched at every SCLK rising edge.
- The serial data are loaded into the register at every 24th SCLK rising edge.

If the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiples of 24-bit words within a single active CS pulse.

The first eight bits form the register address and the remaining 16 bits form the register data. The interface can function with SCLK frequencies from 15 MHz down to very low speeds (of few Hertz) and also with a non-50% SCLK duty cycle.

#### 7.5.2 Register Initialization

After power-up, the internal registers must be initialized to the default values. This reset can be accomplished in one of two ways:

- 1. A hardware reset is applied by a low-going pulse on the RESET pin (widths greater than 10 ns), as shown in Figure 3 and Serial Interface Timing Requirements.
- 2. A software reset is applied by using the serial interface and setting the RST bit (register 00h, bit D0) high. This setting initializes the internal registers to default values and then self-resets the RST bit low. In this case, the RESET pin is kept high (inactive).

See the Serial Interface Timing Requirements section and Figure 3 for timing information.

#### 7.5.3 Serial Register Readout

The device includes a mode where the contents of the internal registers can be readback on the SDOUT pin, as shown in Figure 49. This mode can useful as a diagnostic check to verify the serial interface communication between the external controller and ADC.

By default, after power-up and device reset, the SDOUT pin is high-impedance. When readout mode is enabled using the READOUT register bit, the SDOUT pin outputs the contents of the selected register serially in the following sequence:

- 1. The READOUT register bit must be set to 1 in order for the device to enter readout mode. This setting disables any further writes into the internal registers, except for the register at address 01h. Note that the READOUT bit is also located in this register. The device can exit readout mode by writing the READOUT bit to 0. Only the register contents of address 01h are unable to be read in register readout mode.
- 2. The read cycle is initiated by clocking the register address A[7:0] on the SDIN pin.

VSP5324-Q1 SLES275A – JANUARY 2015 – REVISED DECEMBER 2017



### **Programming (continued)**

- 3. The device serially outputs the contents (D[15:0]) of the selected register on the SDOUT pin.
- 4. The external controller latches the contents at the SCLK rising edge.
- 5. The READOUT register bit is set to 0 to exit serial readout mode, which enables all registers of the device to be written to. At this point, the SDOUT pin enters a high-impedance state.



b) Read contents of register 0Fh. This register is initialized with 0200h (previously, the device was in global power down).

Figure 49. Serial Readout Timing

After reset, the device default states include the following:

- The device is in normal operation mode with 12x serialization enabled for all channels.
- Output interface is one-lane, 12x serialization with a 6x bit clock and a 1x frame clock frequency.
- Data format is LSB-first and offset binary.
- Serial readout is disabled.
- The PD pin is configured as a global power-down pin.
- Digital gain is set to 0 dB.



## 7.6 Register Maps

#### Table 6. Serial Register Memory Map

| ADDRESS | D15              | D14                            | D13     | D12                            | D11          | D10             | D9                   | D8               | D7             | D6      | D5                      | D4                        | D3       | D2             | D1                   | D0              |
|---------|------------------|--------------------------------|---------|--------------------------------|--------------|-----------------|----------------------|------------------|----------------|---------|-------------------------|---------------------------|----------|----------------|----------------------|-----------------|
| 00      | X <sup>(1)</sup> | Х                              | Х       | х                              | х            | Х               | Х                    | Х                | х              | Х       | Х                       | Х                         | х        | х              | х                    | RST             |
| 01      | х                | х                              | х       | x                              | х            | х               | x                    | х                | x              | х       | х                       | EN_HIGH_<br>ADDRS         | x        | х              | x                    | READOUT         |
| 02      | Х                | Х                              | EN_SYNC | х                              | х            | Х               | Х                    | Х                | х              | Х       | Х                       | Х                         | Х        | Х              | х                    | Х               |
| 0A      |                  |                                |         |                                |              |                 |                      | RAMP_PAT_        | RESET_VAL      |         |                         |                           |          |                |                      |                 |
| 0F      | х                | x                              | x       | x                              | х            | PDN_PIN_<br>CFG | PDN_<br>COM<br>PLETE | PDN_<br>PARTIAL  | PDN_CH4        | x       | PDN_CH3                 | x                         | PDN_CH2  | x              | PDN_CH1              | х               |
| 14      | х                | х                              | х       | х                              | х            | Х               | х                    | Х                | LFNS_CH4       | х       | LFNS_CH3                | х                         | х        | LFNS_CH2       | х                    | LFNS_CH1        |
| 1C      | х                | EN_<br>FRAME_<br>PAT           |         |                                |              |                 |                      | ADCLKC           | OUT[11:0]      |         |                         |                           |          |                | x                    | х               |
| 23      |                  |                                |         |                                |              |                 |                      | PRBS_S           | EED[15:0]      |         |                         |                           |          |                |                      |                 |
| 24      |                  |                                | PF      | RBS_SEED[22:                   | 16]          |                 |                      | х                | INVERT_<br>CH4 | х       | INVERT_<br>CH3          | х                         | х        | INVERT_<br>CH2 | х                    | INVERT_<br>CH1  |
| 25      | HARD_<br>SYNC_TP | PRBS_<br>SEED_<br>FROM_<br>REG | x       | PRBS_<br>TP_EN                 | x            | x               | x                    | TP_SOFT_<br>SYNC | x              | EN_RAMP | DUAL_<br>CUSTOM_<br>PAT | SINGLE_<br>CUSTOM_<br>PAT | BITS_CUS | TOM2[13:12]    | BITS_CUST            | FOM1[13:12]     |
| 26      |                  |                                |         |                                | BITS_CUS     | STOM1[9:0]      |                      |                  |                |         | Х                       | Х                         | Х        | Х              | Х                    | Х               |
| 27      |                  |                                |         |                                | BITS_CUS     | STOM2[9:0]      |                      |                  |                |         | Х                       | Х                         | Х        | Х              | Х                    | Х               |
| 28      | EN_BIT<br>ORDER  | х                              | х       | х                              | х            | х               | х                    | BIT_WISE         |                |         | EN_WORDWISE_BY_CH[7:0]  |                           |          |                |                      |                 |
| 29      | х                | х                              | х       | х                              | х            | х               | х                    | х                | х              | х       | х                       | х                         | х        | х              | GLOBAL_<br>EN_FILTER | х               |
| 2A      | Х                | х                              | х       | х                              |              | GAIN_C          | CH2[3:0]             |                  | х              | Х       | Х                       | Х                         |          | GAIN_0         | CH1[3:0]             |                 |
| 2B      | х                | х                              | х       | х                              |              | GAIN_C          | CH3[3:0]             |                  | х              | х       | х                       | х                         |          | GAIN_0         | CH4[3:0]             |                 |
| 2E      | х                | HPF_EN_<br>CH1                 |         | HPF_CORN                       | ER _CH1[3:0] |                 | FILTE                | R1_COEFF_SI      | ET[2:0]        | FI      | LTER1_RATE[2            | 2:0]                      | x        | ODD_TAP1       | x                    | USE_<br>FILTER1 |
| 30      | х                | HPF_EN_<br>CH2                 |         | HPF_CORN                       | ER _CH2[3:0] |                 | FILTE                | R2_COEFF_SI      | ET[2:0]        | FI      | LTER2_RATE[2            | 2:0]                      | х        | ODD_TAP2       | х                    | USE_<br>FILTER2 |
| 33      | х                | HPF_EN_<br>CH3                 |         | HPF_CORNER _CH3[3:0] FILTER3_C |              |                 |                      | R3_COEFF_SI      | ET[2:0]        | FI      | LTER3_RATE[2            | 2:0]                      | х        | ODD_TAP3       | х                    | USE_<br>FILTER3 |
| 35      | х                | HPF_EN_<br>CH4                 |         | HPF_CORN                       | ER _CH4[3:0] |                 | FILTE                | R4_COEFF_SI      | ET[2:0]        | FI      | LTER4_RATE[2            | 2:0]                      | х        | ODD_TAP4       | х                    | USE_<br>FILTER4 |
| 38      | Х                | Х                              | Х       | Х                              | Х            | Х               | Х                    | Х                | Х              | Х       | Х                       | Х                         | Х        | Х              | DATA_F               | ATE[1:0]        |

(1) X = don't care.



## Register Maps (continued)

| ADDRESS | D15             | D14 | D13      | D12 | D11      | D10        | D9           | D8 | D7 | D6         | D5           | D4     | D3              | D2           | D1           | D0             |
|---------|-----------------|-----|----------|-----|----------|------------|--------------|----|----|------------|--------------|--------|-----------------|--------------|--------------|----------------|
| 42      | EN_REF_<br>VCM0 | х   | х        | х   | x        | х          | х            | х  | х  | PHASE_     | DDR[1:0]     | х      | EN_REF_<br>VCM1 | х            | х            | х              |
| 45      | х               | х   | х        | х   | x        | x          | х            | х  | х  | х          | x            | х      | x               | х            | PAT_SYNC     | PAT_<br>DESKEW |
| 46      | ENABLE 46       | х   | FALL_SDR | х   | EN_16BIT | EN_14BIT   | EN_12BIT     | х  | х  | х          | x            | EN_SDR | MSB_<br>FIRST   | BTC_<br>MODE | x            | EN_2LANE       |
| 50      | ENABLE 50       | х   | Х        | Х   | Х        | х          | Х            | х  |    | MAP_CH12_T | O_OUT1B[3:0] |        |                 | MAP_CH12_T   | O_OUT1A[3:0] |                |
| 51      | ENABLE 51       | х   | Х        | Х   |          | MAP_CH12_T | O_OUT2B[3:0] |    |    | MAP_CH12_T | O_OUT2A[3:0] |        | Х               | Х            | Х            | Х              |
| 53      | ENABLE 53       | х   | х        | Х   |          | MAP_CH34_T | O_OUT3B[3:0] |    | Х  | Х          | Х            | Х      | Х               | Х            | Х            | Х              |
| 54      | ENABLE 54       | х   | Х        | Х   | Х        | х          | Х            | Х  | Х  | Х          | х            | Х      |                 | MAP_CH34_T   | O_OUT3A[3:0] |                |
| 55      | ENABLE 55       | х   | Х        | Х   | Х        | Х          | Х            | Х  |    | MAP_CH34_T | O_OUT4A[3:0] |        |                 | MAP_CH34_T   | O_OUT4B[3:0] |                |
| F0      | EN_EXT_<br>REF  | х   | х        | х   | x        | х          | х            | х  | х  | х          | х            | х      | х               | х            | х            | х              |

## Table 6. Serial Register Memory Map (continued)



#### 7.6.1 Serial Registers

### 7.6.1.1 Register 00h (offset = 00h) [reset = 0]

This is a general register.

|     |     |     | Figure 50. F | Register 00h |     |    |     |  |  |
|-----|-----|-----|--------------|--------------|-----|----|-----|--|--|
| D15 | D14 | D13 | D12          | D11          | D10 | D9 | D8  |  |  |
|     |     |     | >            | <            |     |    |     |  |  |
| W-0 |     |     |              |              |     |    |     |  |  |
| D7  | D6  | D5  | D4           | D3           | D2  | D1 | D0  |  |  |
|     |     |     | Х            |              |     |    | RST |  |  |
|     |     |     | W-0          |              |     |    | W-0 |  |  |

#### Table 7. Register 00h Field Descriptions

| Bit    | Field | Туре | Reset | Description                                                          |
|--------|-------|------|-------|----------------------------------------------------------------------|
| D15-D1 | x     | W    | 0     | Don't care bits                                                      |
| D0     | RST   | W    | 0     | Reset<br>0 = Normal operation (default)                              |
|        |       |      |       | 1 = Self-clearing software reset (after reset, this bit is set to 0) |

## 7.6.1.2 Register 01h (offset = 01h) [reset = 0]

This is a general register.

#### Figure 51. Register 01h

| D15 | D14 | D13 | D12               | D11 | D10 | D9 | D8      |
|-----|-----|-----|-------------------|-----|-----|----|---------|
|     |     |     | Х                 |     |     |    |         |
|     |     |     | W-0               | )   |     |    |         |
| D7  | D6  | D5  | D4                | D3  | D2  | D1 | D0      |
|     | Х   |     | EN_HIGH_ADD<br>RS |     | Х   |    | READOUT |
|     | W-0 |     | W-0               |     | W-0 |    | W-0     |

#### Table 8. Register 01h Field Descriptions

| Bit    | Field         | Туре | Reset | Description                                   |
|--------|---------------|------|-------|-----------------------------------------------|
| D15-D5 | х             | W    | 0     | Don't care bits                               |
| D4     | EN_HIGH_ADDRS | W    | 0     | Register F0h access                           |
|        |               |      |       | 0 = Disables access to register F0h (default) |
|        |               |      |       | 1 = Enables access to register F0h            |
| D3-D1  | Х             | W    | 0     | Don't care bits                               |
| D0     | READOUT       | W    | 0     | Register mode readout                         |
|        |               |      |       | 0 = Normal operation (default)                |
|        |               |      |       | 1 = Register mode readout                     |

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

## 7.6.1.3 Register 02h (offset = 02h) [reset = 0]

This is a general register.

|     | Figure 52. Register 02h |         |     |     |       |    |    |  |  |
|-----|-------------------------|---------|-----|-----|-------|----|----|--|--|
| D15 | D14                     | D13     | D12 | D11 | D10   | D9 | D8 |  |  |
|     | х                       | EN_SYNC |     |     | Х     |    |    |  |  |
| RΛ  | N-0                     | R/W-0   |     |     | R/W-0 |    |    |  |  |
| D7  | D6                      | D5      | D4  | D3  | D2    | D1 | D0 |  |  |
|     |                         |         |     | X   |       |    |    |  |  |
|     |                         |         | R/  | N-0 |       |    |    |  |  |

#### Table 9. Register 02h Field Descriptions

| Bit     | Field   | Туре | Reset | Description                                           |
|---------|---------|------|-------|-------------------------------------------------------|
| D15-D14 | х       | R/W  | 0     | Don't care bits                                       |
| D13     | EN_SYNC | R/W  | 0     | SYNC enable <sup>(1)</sup>                            |
|         |         |      |       | 0 = Normal operation; SYNC feature disabled (default) |
|         |         |      |       | 1 = SYNC feature enabled to synchronize test patterns |
| D12-D0  | х       | R/W  | 0     | Don't care bits                                       |

(1) This bit must be set to 1 when the software or hardware SYNC feature is used; see bits D15 and D8 in the *Register 25h (offset = 25h)* [reset = 0] section.

## 7.6.1.4 Register 0Ah (offset = 0Ah) [reset = 0]

This is a general register.

#### Figure 53. Register 0Ah

| D15                | D14                | D13 | D12 | D11 | D10 | D9 | D8 |  |  |  |
|--------------------|--------------------|-----|-----|-----|-----|----|----|--|--|--|
| RAMP_PAT_RESET_VAL |                    |     |     |     |     |    |    |  |  |  |
| R/W-0              |                    |     |     |     |     |    |    |  |  |  |
| D7                 | D6                 | D5  | D4  | D3  | D2  | D1 | D0 |  |  |  |
|                    | RAMP_PAT_RESET_VAL |     |     |     |     |    |    |  |  |  |
| R/W-0              |                    |     |     |     |     |    |    |  |  |  |

#### Table 10. Register 0Ah Field Descriptions

| Bit    | Field              | Туре | Reset | Description                                                             |
|--------|--------------------|------|-------|-------------------------------------------------------------------------|
| D15-D0 | RAMP_PAT_RESET_VAL | R/W  | 0     | These bits determine the initial value of the ramp pattern after reset. |



## 7.6.1.5 Register 0Fh (offset = 0Fh) [reset = 0]

This is a power-down mode register. All bits default to 0 after reset.

| Figure 54. | Register | 0Fh |
|------------|----------|-----|
|------------|----------|-----|

| D15     | D14   | D13     | D12 | D11 | D10         | D9               | D8          |
|---------|-------|---------|-----|-----|-------------|------------------|-------------|
|         |       | Х       |     |     | PDN_PIN_CFG | PDN_<br>COMPLETE | PDN_PARTIAL |
|         |       | R/W-0   |     |     | R/W-0       | R/W-0            | R/W-0       |
| D7      | D6    | D5      | D4  | D3  | D2          | D1               | D0          |
| PDN_CH4 | Х     | PDN_CH3 | >   | <   | PDN_CH2     | Х                | PDN_CH1     |
| R/W-0   | R/W-0 | R/W-0   | R/V | V-0 | R/W-0       | R/W-0            | R/W-0       |

## Table 11. Register 0Fh Field Descriptions

| Bit     | Field         | Туре | Reset | Description                                                                                                                     |  |  |
|---------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| D15-D11 | x             | R/W  | 0     | Don't care bits                                                                                                                 |  |  |
| D10     | PDN_PIN_CFG   | R/W  | 0     | PD pin configuration<br>0 = PD pin configured for complete power-down mode<br>1 = PD pin configured for partial power-down mode |  |  |
| D9      | PDN_ COMPLETE | R/W  | 0     | Complete power-down<br>0 = Normal operation<br>1 = Register mode for complete power-down (slower<br>recovery)                   |  |  |
| D8      | PDN_PARTIAL   | R/W  | 0     | Partial power-down<br>0 = Normal operation<br>1 = Partial power-down mode (fast recovery from power-<br>down)                   |  |  |
| D7      | PDN_CH4       | R/W  | 0     | ADC power-down mode for channel 4<br>0 = Normal operation<br>1 = Partial power-down mode (fast recovery from power-<br>down)    |  |  |
| D6      | x             | R/W  | 0     | Don't care bit                                                                                                                  |  |  |
| D5      | PDN_CH3       | R/W  | 0     | ADC power-down mode for channel 3<br>0 = Normal operation<br>1 = ADC power-down mode for channel 3                              |  |  |
| D4-D3   | x             | R/W  | 0     | Don't care bits                                                                                                                 |  |  |
| D2      | PDN_CH2       | R/W  | 0     | ADC power-down mode for channel 2<br>0 = Normal operation<br>1 = ADC power-down mode for channel 2                              |  |  |
| D1      | X             | R/W  | 0     | Don't care bit                                                                                                                  |  |  |
| D0      | PDN_CH1       | R/W  | 0     | ADC power-down mode for channel 1<br>0 = Normal operation<br>1 = ADC power-down mode for channel 1                              |  |  |

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

# 7.6.1.6 Register 14h (offset = 14h) [reset = 0]

This is a general register.

| Figure 55. Register 14h |       |          |       |     |          |       |          |  |
|-------------------------|-------|----------|-------|-----|----------|-------|----------|--|
| D15                     | D14   | D13      | D12   | D11 | D10      | D9    | D8       |  |
| X                       |       |          |       |     |          |       |          |  |
| R/W-0                   |       |          |       |     |          |       |          |  |
| D7                      | D6    | D5       | D4    | D3  | D2       | D1    | D0       |  |
| LFNS_CH4                | Х     | LFNS_CH3 | Х     |     | LFNS_CH2 | Х     | LFNS_CH1 |  |
| R/W-0                   | R/W-0 | R/W-0    | R/W-0 |     | R/W-0    | R/W-0 | R/W-0    |  |

| Bit    | Field    | Туре | Reset | Description                                                                   |
|--------|----------|------|-------|-------------------------------------------------------------------------------|
| D15-D8 | x        | R/W  | 0     | Don't care bits                                                               |
| D7     | LFNS_CH4 | R/W  | 0     | Noise-suppression mode selection for channel 4<br>0 = LFNS disabled (default) |
|        |          |      |       | 1 = Low-frequency noise-suppression mode enable for channel 4                 |
| D6     | X        | R/W  | 0     | Don't care bit                                                                |
| D5     | LFNS_CH3 | R/W  | 0     | Noise-suppression mode selection for channel 3                                |
|        |          |      |       | 0 = LFNS disabled (default)                                                   |
|        |          |      |       | 1 = Low-frequency noise-suppression mode enable for<br>channel 3              |
| D4-D3  | x        | R/W  | 0     | Don't care bits                                                               |
| D2     | LFNS_CH2 | R/W  | 0     | Noise-suppression mode selection for channel 2                                |
|        |          |      |       | 0 = LFNS disabled (default)                                                   |
|        |          |      |       | 1 = Low-frequency noise-suppression mode enable for<br>channel 2              |
| D1     | x        | R/W  | 0     | Don't care bit                                                                |
| D0     | LFNS_CH1 | R/W  | 0     | Noise-suppression mode selection for channel 1                                |
|        |          |      |       | 0 = LFNS disabled (default)                                                   |
|        |          |      |       | 1 = Low-frequency noise-suppression mode enable for<br>channel 1              |



#### 7.6.1.7 Register 1Ch (offset = 1Ch) [reset = 0]

This is a test pattern register. All bits default to 0 after reset.

#### Figure 56. Register 1Ch

| D15            | D14              | D13            | D12   | D11 | D10 | D9 | D8  |  |  |
|----------------|------------------|----------------|-------|-----|-----|----|-----|--|--|
| Х              | EN_FRAME_P<br>AT | ADCLKOUT[11:0] |       |     |     |    |     |  |  |
| R/W-0          | R/W-0            |                | R/W-0 |     |     |    |     |  |  |
| D7             | D6               | D5             | D4    | D3  | D2  | D1 | D0  |  |  |
| ADCLKOUT[11:0] |                  |                |       |     |     |    | x   |  |  |
| R/W-0          |                  |                |       |     |     | R/ | N-0 |  |  |

## Table 13. Register 1Ch Field Descriptions

| Bit    | Field          | Туре | Reset | Description                                                                                |
|--------|----------------|------|-------|--------------------------------------------------------------------------------------------|
| D15    | x              | R/W  | 0     | Don't care bit                                                                             |
| D14    | EN_FRAME_PAT   | R/W  | 0     | Frame pattern enable                                                                       |
|        |                |      |       | 0 = Normal frame clock operation                                                           |
|        |                |      |       | 1 = Enables the output frame clock to be programmed through a pattern                      |
| D13-D2 | ADCLKOUT[11:0] | R/W  | 0     | ADCLK pin frame clock pattern                                                              |
|        |                |      |       | These bits determine the 12-bit pattern for the frame clock on the ADCLKP and ADCLKN pins. |
| D1-D0  | X              | R/W  | 0     | Don't care bits                                                                            |

### 7.6.1.8 Register 23h (offset = 23h) [reset = 0]

This is a test pattern register.

#### Figure 57. Register 23h

| D15             | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |
|-----------------|-----|-----|-----|-----|-----|----|----|--|
| PRBS_SEED[15:0] |     |     |     |     |     |    |    |  |
| R/W-0           |     |     |     |     |     |    |    |  |
| D7              | D6  | D5  | D4  | D3  | D2  | D1 | D0 |  |
| PRBS_SEED[15:0] |     |     |     |     |     |    |    |  |
| R/W-0           |     |     |     |     |     |    |    |  |

#### Table 14. Register 23h Field Descriptions

| Bit    | Field           | Туре | Reset | Description                         |
|--------|-----------------|------|-------|-------------------------------------|
| D15-D0 | PRBS_SEED[15:0] | R/W  | 0     | PRBS pattern seed value, lower bits |
|        |                 |      |       | the lower 16 bits. (Default = $0$ ) |

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

TEXAS INSTRUMENTS

www.ti.com

## 7.6.1.9 Register 24h (offset = 24h) [reset = 0]

This is a test pattern register. All bits default to 0 after reset.

| D15              | D14   | D13        | D12 D11 |    | D10        | D10 D9 |            |
|------------------|-------|------------|---------|----|------------|--------|------------|
| PRBS_SEED[22:16] |       |            |         |    |            |        |            |
| R/W-0            |       |            |         |    |            |        | R/W-0      |
| D7               | D6    | D5         | D4      | D3 | D2         | D1     | D0         |
| INVERT_CH4       | Х     | INVERT_CH3 | Х       |    | INVERT_CH2 | Х      | INVERT_CH1 |
| R/W-0            | R/W-0 | R/W-0      | R/W-0   |    | R/W-0      | R/W-0  | R/W-0      |

| Table 15. | Register | 24h | Field | Descriptions |
|-----------|----------|-----|-------|--------------|
|-----------|----------|-----|-------|--------------|

| Bit    | Field            | Туре | Reset | Description                                                                        |
|--------|------------------|------|-------|------------------------------------------------------------------------------------|
| D15-D9 | PRBS_SEED[22:16] | R/W  | 0     | PRBS pattern seed value, upper bits                                                |
|        |                  |      |       | These bits determine the PRBS pattern starting seed value of the upper seven bits. |
| D8     | X                | R/W  | 0     | Don't care bit                                                                     |
| D7     | INVERT_CH4       | R/W  | 0     | Analog input pin polarity for channel 4                                            |
|        |                  |      |       | 0 = Normal configuration (default)                                                 |
|        |                  |      |       | 1 = Electrically swaps the analog input pin polarity for<br>channel 4              |
| D6     | X                | R/W  | 0     | Don't care bit                                                                     |
| D5     | INVERT_CH3       | R/W  | 0     | Analog input pin polarity for channel 3                                            |
|        |                  |      |       | 0 = Normal configuration (default)                                                 |
|        |                  |      |       | 1 = Electrically swaps the analog input pin polarity for<br>channel 3              |
| D4-D3  | X                | R/W  | 0     | Don't care bits                                                                    |
| D2     | INVERT_CH2       | R/W  | 0     | Analog input pin polarity for channel 2                                            |
|        |                  |      |       | 0 = Normal configuration (default)                                                 |
|        |                  |      |       | channel 2                                                                          |
| D1     | X                | R/W  | 0     | Don't care bit                                                                     |
| D0     | INVERT_CH1       | R/W  | 0     | Analog input pin polarity for channel 1                                            |
|        |                  |      |       | 0 = Normal configuration (default)                                                 |
|        |                  |      |       | 1 = Electrically swaps the analog input pin polarity for<br>channel 1              |



1

#### www.ti.com

### 7.6.1.10 Register 25h (offset = 25h) [reset = 0]

This is a test pattern register. All bits default to 0 after reset.

#### Figure 59. Register 25h

| D15              | D14                    | D13                 | D12                   | D11      | D10         | D9       | D8               |
|------------------|------------------------|---------------------|-----------------------|----------|-------------|----------|------------------|
| HARD_SYNC_<br>TP | PRBS_SEED_<br>FROM_REG | PRBS_MODE_<br>2     | PRBS_TP_EN            |          | Х           |          | TP_SOFT_SYN<br>C |
| R/W-0            | R/W-0                  | R/W-0               | R/W-0                 |          | R/W-0       |          | R/W-0            |
| D7               | D6                     | D5                  | D4                    | D3       | D2          | D1       | D0               |
| Х                | EN_RAMP                | DUAL_CUSTO<br>M_PAT | SINGLE_CUST<br>OM_PAT | BITS_CUS | TOM2[13:12] | BITS_CUS | TOM1[13:12]      |
| R/W-0            | R/W-0                  | R/W-0               | R/W-0                 | R/       | W-0         | R/       | W-0              |

#### Table 16. Register 25h Field Descriptions

| Bit    | Field               | Туре | Reset | Description                                                                                                                                                           |
|--------|---------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15    | HARD_SYNC_TP        | R/W  | 0     | Sync test pattern selection<br>0 = Inactive<br>1 = External SYNC feature enabled for syncing test<br>patterns                                                         |
| D14    | PRBS_SEED_FROM_REG  | R/W  | 0     | PRBS seed selection<br>0 = Disabled<br>1 = Selection of PRBS seed from registers 23h and 24h<br>enabled                                                               |
| D13    | PRBS_MODE_2         | R/W  | 0     | PRBS mode selection<br>This bit sets the PRBS mode of the 9-bit LFSR (the 23-bit LFSR<br>is default).                                                                 |
| D12    | PRBS_TP_EN          | R/W  | 0     | PRBS test pattern selection<br>0 = PRBS test pattern disabled<br>1 = PRBS test pattern enable bit                                                                     |
| D11-D9 | x                   | R/W  | 0     | Don't care bits                                                                                                                                                       |
| D8     | TP_SOFT_SYNC        | R/W  | 0     | Test pattern software sync<br>0 = No sync<br>1 = Software sync bit for test patterns on all eight channels                                                            |
| D7     | x                   | R/W  | 0     | Don't care bit                                                                                                                                                        |
| D6     | EN_RAMP             | R/W  | 0     | Ramp pattern enable<br>0 = Normal operation<br>1 = Enables a repeating full-scale ramp pattern on the<br>outputs. Ensure that bits D4 and D5 are 0.                   |
| D5     | DUAL_CUSTOM_PAT     | R/W  | 0     | Output toggles between two codes<br>0 = Normal operation<br>1 = Enables mode where the output toggles between two<br>defined codes. Ensure that bits D4 and D6 are 0. |
| D4     | SINGLE_CUSTOM_PAT   | R/W  | 0     | Output is defined code<br>0 = Normal operation<br>1 = Enables mode where the output is a constant specified<br>code. Ensure that bits D5 and D6 are 0.                |
| D3-D2  | BITS_CUSTOM2[13:12] | R/W  | 0     | MSB selection for dual patterns<br>These bits determine two MSBs for the second code of the dual<br>custom patterns.                                                  |

#### Table 16. Register 25h Field Descriptions (continued)

| Bit   | Field               | Туре | Reset | Description                                                                                                                                            |
|-------|---------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1-D0 | BITS_CUSTOM1[13:12] | R/W  | 0     | MSB selection for single patterns<br>These bits define two MSBs for the single custom pattern (and<br>for the first code of the dual custom patterns). |

#### 7.6.1.11 Register 26h (offset = 26h) [reset = 0]

This is a test pattern register.

#### Figure 60. Register 26h

| D15               | D14        | D13    | D12 | D11 | D10 | D9 | D8 |  |
|-------------------|------------|--------|-----|-----|-----|----|----|--|
| BITS_CUSTOM1[9:0] |            |        |     |     |     |    |    |  |
| R/W-0             |            |        |     |     |     |    |    |  |
| D7                | D6         | D5     | D4  | D3  | D2  | D1 | D0 |  |
| BITS_CUS          | STOM1[9:0] | 9:0] X |     |     |     |    |    |  |
| R/W-0             |            |        |     |     |     |    |    |  |

#### Table 17. Register 26h Field Descriptions

| Bit    | Field             | Туре | Reset | Description                                                                                                                                                  |
|--------|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15-D6 | BITS_CUSTOM1[9:0] | R/W  | 0     | Lower single custom pattern bits<br>These bits determine the 10 lower bits for the single custom<br>pattern (and the first code of the dual custom pattern). |
| D5-D0  | Х                 | R/W  | 0     | Don't care bits                                                                                                                                              |

#### 7.6.1.12 Register 27h (offset = 27h) [reset = 0]

This is a test pattern register.

#### Figure 61. Register 27h

| D15      | D14        | D13     | D12      | D11        | D10 | D9 | D8 |
|----------|------------|---------|----------|------------|-----|----|----|
|          |            |         | BITS_CUS | STOM2[9:0] |     |    |    |
| R/W-0    |            |         |          |            |     |    |    |
| D7       | D6         | D5      | D4       | D3         | D2  | D1 | D0 |
| BITS_CUS | STOM2[9:0] | [9:0] X |          |            |     |    |    |
| RΛ       | N-0        | R/W-0   |          |            |     |    |    |

#### Table 18. Register 27h Field Descriptions

| Bit    | Field             | Туре | Reset | Description                                                                            |
|--------|-------------------|------|-------|----------------------------------------------------------------------------------------|
| D15-D6 | BITS_CUSTOM2[9:0] | R/W  | 0     | Lower dual custom pattern bits                                                         |
|        |                   |      |       | These bits determine the 10 lower bits for the second code of the dual custom pattern. |
| D5-D0  | X                 | R/W  | 0     | Don't care bits                                                                        |



## 7.6.1.13 Register 28h (offset = 28h) [reset = 0]

This is an output interface mode register. All bits default to 0 after reset.

| D15                    | D14 | D13   | D12 | D11      | D10 | D9 | D8 |  |
|------------------------|-----|-------|-----|----------|-----|----|----|--|
| EN_BITORDER            |     |       |     | BIT_WISE |     |    |    |  |
| R/W-0                  |     | R/W-0 |     |          |     |    |    |  |
| D7                     | D6  | D5    | D4  | D3       | D2  | D1 | D0 |  |
| EN_WORDWISE_BY_CH[7:0] |     |       |     |          |     |    |    |  |
| R/W-0                  |     |       |     |          |     |    |    |  |

#### Table 19. Register 28h Field Descriptions

| Bit    | Field                  | Туре | Reset | Description                                                                                                                        |
|--------|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| D15    | EN_BITORDER            | R/W  | 0     | Bit order enable <sup>(1)</sup>                                                                                                    |
|        |                        |      |       | This bit enables the bit order output in two-lane mode.                                                                            |
|        |                        |      |       | 0 = Byte-wise                                                                                                                      |
|        |                        |      |       | 1 = Word-wise                                                                                                                      |
| D14-D9 | x                      | R/W  | 0     | Don't care bit                                                                                                                     |
| D8     | BIT_WISE               | R/W  | 0     | Bit- or byte-wise selection                                                                                                        |
|        |                        |      |       | This bit selects between byte-wise and bit-wise format.                                                                            |
|        |                        |      |       | 0 = Byte-wise, the upper bits come are on one lane and the lower bits are on other lane                                            |
|        |                        |      |       | 1 = Bit-wise, the odd bits come out on one lane and the even bits come out on other lane                                           |
| D7-D0  | EN_WORDWISE_BY_CH[7:0] | R/W  | 0     | Word-wise enable with channels 7 to 0                                                                                              |
|        |                        |      |       | 0 = Data comes out in two-lane mode with the upper set of<br>bits on one channel and the lower set of bits on the other<br>channel |
|        |                        |      |       | 1 = Output format is one sample on one LVDS lane with the next sample on the other LVDS lane                                       |

(1) This bit must set 1 to enable bits D[8:0].

#### 7.6.1.14 Register 29h (offset = 29h) [reset = 0]

This is a digital filter mode register. All bits default to 0 after reset.

| D15   | D14 | D13 | D12 | D11 | D10 | D9                   | D8    |
|-------|-----|-----|-----|-----|-----|----------------------|-------|
|       |     |     | 2   | x   |     |                      |       |
| R/W-0 |     |     |     |     |     |                      |       |
| D7    | D6  | D5  | D4  | D3  | D2  | D1                   | D0    |
| x     |     |     |     |     |     | GLOBAL_EN_F<br>ILTER | x     |
| R/W-0 |     |     |     |     |     | R/W-0                | R/W-0 |

#### Table 20. Register 29h Field Descriptions

| Bit    | Field            | Туре | Reset | Description                              |
|--------|------------------|------|-------|------------------------------------------|
| D15-D2 | х                | R/W  | 0     | Don't care bits                          |
| D1     | GLOBAL_EN_FILTER | R/W  | 0     | Filter block enable<br>0 = Inactive      |
|        |                  |      |       | 1 = Global control filter blocks enabled |
| D0     | X                | R/W  | 0     | Don't care bit                           |

Copyright © 2015–2017, Texas Instruments Incorporated

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

### 7.6.1.15 Register 2Ah (offset = 2Ah) [reset = 0]

This is a digital gain mode register. All bits default to 0 after reset.

| D15 | D14 | D13 | D12 | D11           | D10    | D9      | D8 |  |
|-----|-----|-----|-----|---------------|--------|---------|----|--|
|     | >   | X   |     |               | GAIN_C | H2[3:0] |    |  |
|     | R/  | V-0 |     |               | R/M    | /-0     |    |  |
| D7  | D6  | D5  | D4  | D3            | D2     | D1      | D0 |  |
|     | >   | X   |     | GAIN_CH1[3:0] |        |         |    |  |
|     | R/\ | N-0 |     | R/W-0         |        |         |    |  |

| Bit     | Field         | Туре | Reset | Description                                                         |
|---------|---------------|------|-------|---------------------------------------------------------------------|
| D15-D12 | x             | R/W  | 0     | Don't care bits                                                     |
| D11-D8  | GAIN_CH2[3:0] | R/W  | 0     | Channel 2 gain<br>These bits set the programmable gain of channel 2 |
| D7-D4   | Х             | R/W  | 0     | Don't care bits                                                     |
| D3-D0   | GAIN_CH3[3:0] | R/W  | 0     | Channel 1 gain<br>These bits set the programmable gain of channel 1 |

#### 7.6.1.16 Register 2Bh (offset = 2Bh) [reset = 0]

This is a digital gain mode register. All bits default to 0 after reset.

#### Figure 65. Register 2Bh

| D15   | D14 | D13 | D12 | D11           | D10 | D9  | D8 |  |
|-------|-----|-----|-----|---------------|-----|-----|----|--|
|       | >   | x   |     | GAIN_CH3[3:0] |     |     |    |  |
|       | R/V | V-0 |     |               | R/V | V-0 |    |  |
| D7    | D6  | D5  | D4  | D3            | D2  | D1  | D0 |  |
|       | >   | X   |     | GAIN_CH4[3:0] |     |     |    |  |
| R/W-0 |     |     |     | R/W-0         |     |     |    |  |

#### Table 22. Register 2Bh Field Descriptions

| Bit     | Field         | Туре | Reset | Description                                                         |
|---------|---------------|------|-------|---------------------------------------------------------------------|
| D15-D12 | x             | R/W  | 0     | Don't care bits                                                     |
| D11-D8  | GAIN_CH3[3:0] | R/W  | 0     | Channel 3 gain<br>These bits set the programmable gain of channel 3 |
| D7-D4   | Х             | R/W  | 0     | Don't care bits                                                     |
| D3-D0   | GAIN_CH4[3:0] | R/W  | 0     | Channel 4 gain<br>These bits set the programmable gain of channel 4 |



### 7.6.1.17 Register 2Eh (offset = 2Eh) [reset = 0]

This is a digital filter mode register. All bits default to 0 after reset.

#### Figure 66. Register 2Eh

| D15                        | D14               | D13   | D12       | D11       | D10           | D9    | D8          |
|----------------------------|-------------------|-------|-----------|-----------|---------------|-------|-------------|
| Х                          | HPF_EN_CH1        |       | HPF_CORNI | FILTER1_C | OEFF_SET[2:0] |       |             |
| R/W-0                      | R/W-0             |       | RΛ        | R         | /W-0          |       |             |
| D7                         | D6                | D5    | D4        | D3        | D2            | D1    | D0          |
| FILTER1_COE<br>FF_SET[2:0] | FILTER1_RATE[2:0] |       |           | Х         | ODD_TAP1      | Х     | USE_FILTER1 |
| R/W-0                      |                   | R/W-0 |           | R/W-0     | R/W-0         | R/W-0 | R/W-0       |

#### Table 23. Register 2Eh Field Descriptions

| Bit     | Field                  | Туре | Reset | Description                                                |
|---------|------------------------|------|-------|------------------------------------------------------------|
| D15     | x                      | R/W  | 0     | Don't care bit                                             |
| D14     | HPF_EN_CH1             | R/W  | 0     | Channel 1 HPF filter enable                                |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = HPF filter enable for channel 1                        |
| D13-D10 | HPF_CORNER _CH1[3:0]   | R/W  | 0     | HPF corner for channel 1                                   |
|         |                        |      |       | These bits set the HPF corner in values from 2k to 10k.    |
| D9-D7   | FILTER1_COEFF_SET[2:0] | R/W  | 0     | Filter 1 coefficient set                                   |
|         |                        |      |       | These bits select the stored coefficient set for filter 1. |
| D6-D4   | FILTER1_RATE[2:0]      | R/W  | 0     | Filter 1 decimation factor                                 |
|         |                        |      |       | These bits set the decimation factor for filter 2.         |
| D3      | x                      | R/W  | 0     | Don't care bit                                             |
| D2      | ODD_TAP1               | R/W  | 0     | Filter 1 odd tap                                           |
|         |                        |      |       | This bit uses odd tap filter 1.                            |
| D1      | x                      | R/W  | 0     | Don't care bit                                             |
| D0      | USE_FILTER1            | R/W  | 0     | Channel 1 filter                                           |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = Enables filter for channel 1                           |

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

### 7.6.1.18 Register 30h (offset = 30h) [reset = 0]

This is a digital filter mode register. All bits default to 0 after reset.

#### Figure 67. Register 30h

| D15                        | D14        | D13               | D12       | D11       | D10           | D9    | D8          |
|----------------------------|------------|-------------------|-----------|-----------|---------------|-------|-------------|
| Х                          | HPF_EN_CH2 |                   | HPF_CORNI | FILTER2_C | OEFF_SET[2:0] |       |             |
| R/W-0                      | R/W-0      |                   | R/W-0     |           |               |       | /W-0        |
| D7                         | D6         | D5                | D4        | D3        | D2            | D1    | D0          |
| FILTER2_COE<br>FF_SET[2:0] | F          | FILTER2_RATE[2:0] |           |           | ODD_TAP2      | Х     | USE_FILTER2 |
| R/W-0                      |            | R/W-0             |           | R/W-0     | R/W-0         | R/W-0 | R/W-0       |

#### Table 24. Register 30h Field Descriptions

| Bit     | Field                  | Туре | Reset | Description                                                |
|---------|------------------------|------|-------|------------------------------------------------------------|
| D15     | x                      | R/W  | 0     | Don't care bit                                             |
| D14     | HPF_EN_CH2             | R/W  | 0     | Channel 2 HPF filter enable                                |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = HPF filter enable for channel 2                        |
| D13-D10 | HPF_CORNER _CH2[3:0]   | R/W  | 0     | HPF corner for channel 2                                   |
|         |                        |      |       | These bits set the HPF corner in values from 2k to 10k.    |
| D9-D7   | FILTER2_COEFF_SET[2:0] | R/W  | 0     | Filter 2 coefficient set                                   |
|         |                        |      |       | These bits select the stored coefficient set for filter 2. |
| D6-D4   | FILTER2_RATE[2:0]      | R/W  | 0     | Filter 2 decimation factor                                 |
|         |                        |      |       | These bits set the decimation factor for filter 2.         |
| D3      | x                      | R/W  | 0     | Don't care bit                                             |
| D2      | ODD_TAP2               | R/W  | 0     | Filter 2 odd tap                                           |
|         |                        |      |       | This bit uses odd tap filter 2.                            |
| D1      | x                      | R/W  | 0     | Don't care bit                                             |
| D0      | USE_FILTER2            | R/W  | 0     | Channel 2 filter                                           |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = Enables filter for channel 2                           |



#### 7.6.1.19 Register 33h (offset = 33h) [reset = 0]

This is a digital filter mode register. All bits default to 0 after reset.

#### Figure 68. Register 33h

| D15                        | D14        | D13            | D12      | D11                    | D10      | D9 | D8          |  |
|----------------------------|------------|----------------|----------|------------------------|----------|----|-------------|--|
| Х                          | HPF_EN_CH3 |                | HPF_CORN | FILTER3_COEFF_SET[2:0] |          |    |             |  |
| R/W-0                      | R/W-0      |                | R/       | W-0                    |          | R/ | W-0         |  |
| D7                         | D6         | D5             | D4       | D3                     | D2       | D1 | D0          |  |
| FILTER3_COE<br>FF_SET[2:0] | F          | ILTER3_RATE[2: | 0]       | Х                      | ODD_TAP3 |    | USE_FILTER3 |  |
| R/W-0                      |            | R/W-0          |          | R/W-0                  | R/W-0    | R/ | W-0         |  |

#### Table 25. Register 33h Field Descriptions

| Bit     | Field                  | Туре | Reset | Description                                                |
|---------|------------------------|------|-------|------------------------------------------------------------|
| D15     | x                      | R/W  | 0     | Don't care bit                                             |
| D14     | HPF_EN_CH3             | R/W  | 0     | Channel 3 HPF filter enable                                |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = HPF filter enable for channel 3                        |
| D13-D10 | HPF_CORNER _CH3[3:0]   | R/W  | 0     | HPF corner for channel 3                                   |
|         |                        |      |       | These bits set the HPF corner in values from 2k to 10k.    |
| D9-D7   | FILTER3_COEFF_SET[2:0] | R/W  | 0     | Filter 3 coefficient set                                   |
|         |                        |      |       | These bits select the stored coefficient set for filter 3. |
| D6-D4   | FILTER3_RATE[2:0]      | R/W  | 0     | Filter 3 decimation factor                                 |
|         |                        |      |       | These bits set the decimation factor for filter 3.         |
| D3      | x                      | R/W  | 0     | Don't care bit                                             |
| D2      | ODD_TAP3               | R/W  | 0     | Filter 3 odd tap                                           |
|         |                        |      |       | This bit uses odd tap filter 3.                            |
| D1      | x                      | R/W  | 0     | Don't care bit                                             |
| D0      | USE_FILTER3            | R/W  | 0     | Channel 3 filter                                           |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = Enables filter for channel 3                           |

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

#### 7.6.1.20 Register 35h (offset = 35h) [reset = 0]

This is a digital filter mode register. All bits default to 0 after reset.

#### Figure 69. Register 35h

| D15                        | D14        | D13            | D12      | D11       | D10           | D9    | D8          |
|----------------------------|------------|----------------|----------|-----------|---------------|-------|-------------|
| Х                          | HPF_EN_CH4 |                | HPF_CORN | FILTER4_C | OEFF_SET[2:0] |       |             |
| R/W-0                      | R/W-0      |                | R/W-0 R/ |           |               |       |             |
| D7                         | D6         | D5             | D4       | D3        | D2            | D1    | D0          |
| FILTER4_COE<br>FF_SET[2:0] | F          | ILTER4_RATE[2: | 0]       | Х         | ODD_TAP4      | Х     | USE_FILTER4 |
| R/W-0                      |            | R/W-0          |          | R/W-0     | R/W-0         | R/W-0 | R/W-0       |

#### Table 26. Register 35h Field Descriptions

| Bit     | Field                  | Туре | Reset | Description                                                |
|---------|------------------------|------|-------|------------------------------------------------------------|
| D15     | x                      | R/W  | 0     | Don't care bit                                             |
| D14     | HPF_EN_CH4             | R/W  | 0     | Channel 4 HPF filter enable                                |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = HPF filter enable for channel 4                        |
| D13-D10 | HPF_CORNER _CH4[3:0]   | R/W  | 0     | HPF corner for channel 4                                   |
|         |                        |      |       | These bits set the HPF corner in values from 2k to 10k.    |
| D9-D7   | FILTER4_COEFF_SET[2:0] | R/W  | 0     | Filter 4 coefficient set                                   |
|         |                        |      |       | These bits select the stored coefficient set for filter 4. |
| D6-D4   | FILTER4_RATE[2:0]      | R/W  | 0     | Filter 4 decimation factor                                 |
|         |                        |      |       | These bits set the decimation factor for filter 4.         |
| D3      | x                      | R/W  | 0     | Don't care bit                                             |
| D2      | ODD_TAP4               | R/W  | 0     | Filter 4 odd tap                                           |
|         |                        |      |       | This bit uses odd tap filter 4.                            |
| D1      | x                      | R/W  | 0     | Don't care bit                                             |
| D0      | USE_FILTER4            | R/W  | 0     | Channel 4 filter                                           |
|         |                        |      |       | 0 = Disabled                                               |
|         |                        |      |       | 1 = Enables filter for channel 4                           |

#### 7.6.1.21 Register 38h (offset = 38h) [reset = 0x0000]

This is an output interface mode register.

#### Figure 70. Register 38h

| D15 | D14  | D13 | D12 | D11 | D10 | D9 | D8       |  |  |
|-----|------|-----|-----|-----|-----|----|----------|--|--|
| Х   |      |     |     |     |     |    |          |  |  |
|     | R/W- |     |     |     |     |    |          |  |  |
| D7  | D6   | D5  | D4  | D3  | D2  | D1 | D0       |  |  |
| Х   |      |     |     |     |     |    | ATE[1:0] |  |  |
|     |      | R/  | W-  |     |     | R/ | W-       |  |  |

#### Table 27. Register 38h Field Descriptions

| Bit    | Field          | Туре | Reset | Description                                                                          |
|--------|----------------|------|-------|--------------------------------------------------------------------------------------|
| D15-D2 | x              | R/W  | 0     | Don't care bits                                                                      |
| D1-D0  | DATA_RATE[1:0] | R/W  | 0     | Clock rate selection<br>These bits select the output frame clock rate. (Default = 0) |



### 7.6.1.22 Register 42h (offset = 42h) [reset = 0]

This is an output interface mode register.

| D15             | D14     | D13      | D12   | D11             | D10 | D9    | D8 |
|-----------------|---------|----------|-------|-----------------|-----|-------|----|
| EN_REF_VCM<br>0 |         |          |       | Х               |     |       |    |
| R/W-0           |         |          |       | R/W-0           |     |       |    |
| D7              | D6      | D5       | D4    | D3              | D2  | D1    | D0 |
| Х               | PHASE_[ | DDR[1:0] | Х     | EN_REF_VCM<br>1 |     | х     |    |
| R/W-0           | R/V     | V-0      | R/W-0 | R/W-0           |     | R/W-0 |    |

Figure 71. Register 42h

## Table 28. Register 42h Field Descriptions

| Bit    | Field          | Туре | Reset | Description                                                                                         |
|--------|----------------|------|-------|-----------------------------------------------------------------------------------------------------|
| D15    | EN_REF_VCM0    | R/W  | 0     | To enable the external reference mode, the EN_EXT_REF register bit (register F0h) must be set to 1. |
|        |                |      |       | 00 = In external reference mode, apply the reference on the REFT, REFB pins                         |
|        |                |      |       | 01, 10 = Don't use                                                                                  |
|        |                |      |       | 11 = In external reference mode, apply the reference on the VCM pin                                 |
| D14-D7 | X              | R/W  | 0     | Don't care bits                                                                                     |
| D6-D5  | PHASE_DDR[1:0] | R/W  | 0     | These bits control the LCLK output phase relative to data.<br>(Default = 10)                        |
| D4     | X              | R/W  | 0     | Don't care bit                                                                                      |
| D3     | EN_REF_VCM1    | R/W  | 0     | To enable the external reference mode, the EN_EXT_REF register bit (register F0h) must be set to 1. |
|        |                |      |       | 00 = In external reference mode, apply the reference on the REFT, REFB pins                         |
|        |                |      |       | 01, 10 = Don't use                                                                                  |
|        |                |      |       | 11 = In external reference mode, apply the reference on the VCM pin                                 |
| D2-D0  | X              | R/W  | 0     | Don't care bits                                                                                     |

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

## 7.6.1.23 Register 45h (offset = 45h) [reset = 0]

This is a test pattern register. All bits default to 0 after reset.

| D15 | D14 | D13 | D12 | D11 | D10 | D9       | D8         |
|-----|-----|-----|-----|-----|-----|----------|------------|
|     |     |     |     | x   |     |          |            |
|     |     |     | R/  | N-0 |     |          |            |
| D7  | D6  | D5  | D4  | D3  | D2  | D1       | D0         |
|     |     |     | Х   |     |     | PAT_SYNC | PAT_DESKEW |
|     |     | R/  | W-0 |     |     | R/W-0    | R/W-0      |

#### Table 29. Register 45h Field Descriptions

| Bit    | Field      | Туре | Reset | Description                                          |
|--------|------------|------|-------|------------------------------------------------------|
| D15-D2 | x          | R/W  | 0     | Don't care bits                                      |
| D1     | PAT_SYNC   | R/W  | 0     | Sync pattern enable                                  |
|        |            |      |       | 0 = Inactive                                         |
|        |            |      |       | 1 = Sync pattern mode enabled; ensure that D0 is 0   |
| D0     | PAT_DESKEW | R/W  | 0     | Deskew pattern enable                                |
|        |            |      |       | 0 = Inactive                                         |
|        |            |      |       | 1 = Deskew pattern mode enabled; ensure that D1 is 0 |

## 7.6.1.24 Register 46h (offset = 46h) [reset = 0]

This is an output interface mode register. All bits default to 0 after reset.

#### Figure 73. Register 46h

| D15       | D14   | D13      | D12    | D11       | D10      | D9       | D8       |
|-----------|-------|----------|--------|-----------|----------|----------|----------|
| ENABLE 46 | Х     | FALL_SDR | Х      | EN_16BIT  | EN_14BIT | EN_12BIT | Х        |
| R/W-0     | R/W-0 | R/W-0    | R/W-0  | R/W-0     | R/W-0    | R/W-0    | R/W-0    |
| D7        | D6    | D5       | D4     | D3        | D2       | D1       | D0       |
|           | Х     |          | EN_SDR | MSB_FIRST | BTC_MODE | Х        | EN_2LANE |
|           | R/W-0 |          | R/W-0  | R/W-0     | R/W-0    | R/W-0    | R/W-0    |

### Table 30. Register 46h Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                          |
|-----|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------|
| D15 | ENABLE 46 | R/W  | 0     | Enable register 46 <sup>(1)</sup>                                                                                    |
|     |           |      |       | This bit enables register 46.                                                                                        |
| D14 | x         | R/W  | 0     | Don't care bit                                                                                                       |
| D13 | FALL_SDR  | R/W  | 0     | SDR output mode                                                                                                      |
|     |           |      |       | 0 = At data window edge                                                                                              |
|     |           |      |       | 1 = The LCLK rising or falling edge control comes in the middle of the data window when operating in SDR output mode |
| D12 | x         | R/W  | 0     | Don't care bit                                                                                                       |
| D11 | EN_16BIT  | R/W  | 0     | 16-bit mode enable                                                                                                   |
|     |           |      |       | 0 = Inactive                                                                                                         |
|     |           |      |       | 1 = 16-bit serialization mode enabled; ensure bits D[10:9] are 0                                                     |

(1) This bit must be set to 1 to enable bits D[13:0].



| Table 30. Register 46h Field | Descriptions (continued) |
|------------------------------|--------------------------|
|------------------------------|--------------------------|

| Bit   | Field     | Туре   | Reset | Description                                                         |
|-------|-----------|--------|-------|---------------------------------------------------------------------|
| D10   | EN_14BIT  | R/W    | 0     | 14-bit mode enable                                                  |
|       |           |        |       | 0 = Inactive                                                        |
|       |           |        |       | 1 = 14-bit serialization mode enabled; ensure bits D11 and D9 are 0 |
| ٩     | EN 12BIT  | R/M    | 0     |                                                                     |
| 03    |           | 1.7.00 | 0     | 12-bit mode enable                                                  |
|       |           |        |       | 0 = Inactive                                                        |
|       |           |        |       | 1 = 12-bit serialization mode enabled; ensure bits D[11:10]         |
|       |           |        |       | are 0                                                               |
| D8-D5 | Х         | R/W    | 0     | Don't care bits                                                     |
| D4    | EN_SDR    | R/W    | 0     | Bit clock selection                                                 |
|       |           |        |       | 0 = DDR bit clock                                                   |
|       |           |        |       | 1 = SDR bit clock                                                   |
| D3    | MSB_FIRST | R/W    | 0     | MSB first selection                                                 |
|       |           |        |       | 0 = LSB first                                                       |
|       |           |        |       | 1 = MSB first                                                       |
| D2    | BTC_MODE  | R/W    | 0     | Binary mode selection                                               |
|       |           |        |       | 0 = Binary offset (ADC data output format)                          |
|       |           |        |       | 1 = Binary twos complement (ADC data output format)                 |
| D1    | X         | R/W    | 0     | Don't care bit                                                      |
| D0    | EN_2LANE  | R/W    | 0     | LVDS output lane selection                                          |
|       |           |        |       | 0 = One-lane LVDS output                                            |
|       |           |        |       | 1 = Two-lane LVDS output                                            |

## 7.6.1.25 Register 50h (offset = 50h) [reset = 0]

This is a programmable LVDS mapping mode register. All bits default to 0 after reset.

## Figure 74. Register 50h

| D15       | D14        | D13          | D12 | D11                    | D10 | D9  | D8 |  |
|-----------|------------|--------------|-----|------------------------|-----|-----|----|--|
| ENABLE 50 |            |              |     | Х                      |     |     |    |  |
| R/W-0     |            |              |     | R/W-0                  |     |     |    |  |
| D7        | D6         | D5           | D4  | D3                     | D2  | D1  | D0 |  |
|           | MAP_CH12_T | O_OUT1B[3:0] |     | MAP_CH12_TO_OUT1A[3:0] |     |     |    |  |
|           | R/V        | V-0          |     |                        | R/W | /-0 |    |  |

#### Table 31. Register 50h Field Descriptions

| Bit    | Field                  | Туре | Reset | Description                                                   |
|--------|------------------------|------|-------|---------------------------------------------------------------|
| D15    | ENABLE 50              | R/W  | 0     | Enable for register 50h <sup>(1)</sup>                        |
|        |                        |      |       | This bit enables register 50h.                                |
| D14-D8 | x                      | R/W  | 0     | Don't care bits                                               |
| D7-D4  | MAP_CH12_TO_OUT1B[3:0] | R/W  | 0     | OUT1B pin to channel mapping                                  |
|        |                        |      |       | These bits select the OUT1B pin pair to channel data mapping. |
| D3-D0  | MAP_CH12_TO_OUT1A[3:0] | R/W  | 0     | OUT1A pin to channel mapping                                  |
|        |                        |      |       | These bits select the OUT1A pin pair to channel data mapping. |

(1) This bit must be set to 1 to enable bits D[7:0].

SLES275A – JANUARY 2015 – REVISED DECEMBER 2017

www.ti.com

## 7.6.1.26 Register 51h (offset = 51h) [reset = 0]

This is a programmable LVDS mapping mode register. All bits default to 0 after reset.

| Figure | 75. | Register | 51h |
|--------|-----|----------|-----|
|--------|-----|----------|-----|

| D15                    | D14 | D13   | D12 | D11                    | D10 | D9 | D8 |  |
|------------------------|-----|-------|-----|------------------------|-----|----|----|--|
| ENABLE 51              |     | Х     |     | MAP_CH12_TO_OUT2B[3:0] |     |    |    |  |
| R/W-0                  |     | R/W-0 |     | R/W-0                  |     |    |    |  |
| D7                     | D6  | D5    | D4  | D3                     | D2  | D1 | D0 |  |
| MAP_CH12_TO_OUT2A[3:0] |     |       |     | X                      |     |    |    |  |
| R/W-0                  |     |       |     | R/W-0                  |     |    |    |  |

| Table 32. | Register | 51h     | Field  | Descriptions |
|-----------|----------|---------|--------|--------------|
|           | register | • • • • | i iciu | Descriptions |

| Bit     | Field                  | Туре | Reset | Description                                                   |
|---------|------------------------|------|-------|---------------------------------------------------------------|
| D15     | ENABLE 51              | R/W  | 0     | Enable for register 51h <sup>(1)</sup>                        |
|         |                        |      |       | This bit enables register 51h.                                |
| D14-D12 | x                      | R/W  | 0     | Don't care bits                                               |
| D11-D8  | MAP_CH12_TO_OUT2B[3:0] | R/W  | 0     | OUT2B pin to channel mapping                                  |
|         |                        |      |       | These bits select the OUT2B pin pair to channel data mapping. |
| D7-D4   | MAP_CH12_TO_OUT2A[3:0] | R/W  | 0     | OUT2A pin to channel mapping                                  |
|         |                        |      |       | These bits select the OUT2A pin pair to channel data mapping. |
| D3-D0   | X                      | R/W  | 0     | Don't care bits                                               |

(1) This bit must be set to 1 to enable bits D[7:0].

#### 7.6.1.27 Register 53h (offset = 53h) [reset = 0]

This is a programmable LVDS mapping mode register. All bits default to 0 after reset.

#### Figure 76. Register 53h

| D15       | D14         | D13 | D12 | D11 | D10        | D9           | D8 |  |
|-----------|-------------|-----|-----|-----|------------|--------------|----|--|
| ENABLE 53 |             | Х   |     |     | MAP_CH34_T | O_OUT3B[3:0] |    |  |
| R/W-0     | R/W-0 R/W-0 |     |     |     |            |              |    |  |
| D7        | D6          | D5  | D4  | D3  | D2         | D1           | D0 |  |
| X         |             |     |     |     |            |              |    |  |
| R/W-0     |             |     |     |     |            |              |    |  |

#### Table 33. Register 53h Field Descriptions

| Bit     | Field                  | Туре | Reset | Description                                                                                   |
|---------|------------------------|------|-------|-----------------------------------------------------------------------------------------------|
| D15     | ENABLE 53              | R/W  | 0     | Enable register 53h <sup>(1)</sup>                                                            |
|         |                        |      |       | This bit enables register 53h.                                                                |
| D14-D12 | Х                      | R/W  | 0     | Don't care bits                                                                               |
| D11-D8  | MAP_CH34_TO_OUT3B[3:0] | R/W  | 0     | OUT3B pin to channel mapping<br>These bits select the OUT3B pin pair to channel data mapping. |
| D7-D0   | Х                      | R/W  | 0     | Don't care bits                                                                               |

(1) This bit must be set to 1 to enable bits D[7:0].



#### 7.6.1.28 Register 54h (offset = ) [reset = 0]

This is a programmable LVDS mapping mode register. All bits default to 0 after reset.

| D15       | D14 | D13 | D12 | D11                    | D10 | D9 | D8 |  |
|-----------|-----|-----|-----|------------------------|-----|----|----|--|
| ENABLE 54 |     |     |     | Х                      |     |    |    |  |
| R/W-0     |     |     |     | R/W-0                  |     |    |    |  |
| D7        | D6  | D5  | D4  | D3                     | D2  | D1 | D0 |  |
|           | >   | K   |     | MAP_Ch34_to_OUT3A[3:0] |     |    |    |  |
|           | R/V | V-0 |     | R/W-0                  |     |    |    |  |

Figure 77. Register 54h

#### Table 34. Register 54h Field Descriptions

| Bit    | Field                  | Туре | Reset | Description                                                                                   |
|--------|------------------------|------|-------|-----------------------------------------------------------------------------------------------|
| D15    | ENABLE 54              | R/W  | 0     | Enable register 54h <sup>(1)</sup>                                                            |
|        |                        |      |       | This bit enables register 54h.                                                                |
| D14-D4 | х                      | R/W  | 0     | Don't care bits                                                                               |
| D3-D0  | MAP_Ch34_to_OUT3A[3:0] | R/W  | 0     | OUT3A pin to channel mapping<br>These bits select the OUT3A pin pair to channel data mapping. |

(1) This bit must be set to 1 to enable bits D[7:0].

#### 7.6.1.29 Register 55h (offset = 55h) [reset = 0]

This is a programmable LVDS mapping mode register. All bits default to 0 after reset.

#### Figure 78. Register 55h

| D15       | D14                    | D13 | D12 | D11                    | D10 | D9 | D8 |  |  |
|-----------|------------------------|-----|-----|------------------------|-----|----|----|--|--|
| ENABLE 55 |                        |     |     | Х                      |     |    |    |  |  |
| R/W-0     |                        |     |     | R/W-0                  |     |    |    |  |  |
| D7        | D6                     | D5  | D4  | D3                     | D2  | D1 | D0 |  |  |
|           | MAP_CH34_TO_OUT4A[3:0] |     |     | MAP_CH34_TO_OUT4B[3:0] |     |    |    |  |  |
|           | R/V                    | V-0 |     | R/W-0                  |     |    |    |  |  |

#### Table 35. Register 55h Field Descriptions

| Bit    | Field                  | Туре | Reset | Description                                                   |
|--------|------------------------|------|-------|---------------------------------------------------------------|
| D15    | ENABLE 55              | R/W  | 0     | Enable register 55h <sup>(1)</sup>                            |
|        |                        |      |       | This bit enables register 55h.                                |
| D14-D8 | x                      | R/W  | 0     | Don't care bits                                               |
| D7-D4  | MAP_CH34_TO_OUT4A[3:0] | R/W  | 0     | OUT4A pin to channel mapping                                  |
|        |                        |      |       | These bits select the OUT4A pin pair to channel data mapping. |
| D3-D0  | MAP_CH34_TO_OUT4B[3:0] | R/W  | 0     | OUT4B pin to channel mapping                                  |
|        |                        |      |       | These bits select the OUT4B pin pair to channel data mapping. |

(1) This bit must be set to 1 to enable bits D[7:0].

SLES275A - JANUARY 2015-REVISED DECEMBER 2017

www.ti.com

## 7.6.1.30 Register F0h (offset = F0h) [reset = 0]

This is a general register.

#### NOTE

The EN\_HIGH\_ADDRS bit (register 01h, bit D4) must be set to 1 in order to access this register.

## Figure 79. Register F0h

| D15        | D14   | D13   | D12 | D11 | D10 | D9 | D8 |  |  |  |
|------------|-------|-------|-----|-----|-----|----|----|--|--|--|
| EN_EXT_REF |       |       |     | Х   |     |    |    |  |  |  |
| R/W-0      |       | R/W-0 |     |     |     |    |    |  |  |  |
| D7         | D6    | D5    | D4  | D3  | D2  | D1 | D0 |  |  |  |
| X          |       |       |     |     |     |    |    |  |  |  |
|            | B/W-0 |       |     |     |     |    |    |  |  |  |

#### Table 36. Register F0h Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                   |
|-------|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15   | EN_EXT_REF | R/W  | 0     | Reference mode selection<br>0 = Internal reference mode enabled (default)<br>1 = External reference mode enabled. The voltage<br>reference can be applied on either the REFP and REFB<br>pins or the VCM pin. |
| D7-D0 | x          | R/W  | 0     | Don't care bits                                                                                                                                                                                               |



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The VSP5324-Q1 device is a low power 12-bit, 4-channel ADC customized for time-of-flight applications. The device accepts four single-ended or differential analog inputs and can be configured to output the digitized data on 4 or 8 LVDS lanes as per the requirements of the external host receiver. The sampling clock can be fed to the device using a single-ended or a differential signal. High-speed sampling rates of up to 80 MSPS can be used to speed up the sensor readout and therefore use longer sensor exposure times without taking a hit on the frame-rate. The device is controlled using a simple 4-wire SPI. Power constrained systems can additionally make use of the power-down pin (PD) to take the device quickly in and out of low-power mode. The device uses an internal reference and internal common-mode voltage by default and has a provision for the use of external reference and external common-mode voltage inputs.

#### 8.2 Typical Application



Figure 80. Application Schematic

#### 8.2.1 Design Requirements

For optimum performance, the analog inputs must be driven differentially. If the inputs are driven in a singleended manner, capacitors must be placed on the INx\_M signals and close to the INx\_M pins. An optional 5- $\Omega$  to 15- $\Omega$  resistor in series with each input pin can be kept to damp out ringing caused by package parasitics. The drive circuit may have to be designed to minimize the impact of kick-back noise generated by sampling switches opening and closing inside the ADC, as well as ensuring low insertion loss over the desired frequency range and matched impedance to the source.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Drive Circuit Requirements

For optimum performance, the analog inputs must be driven differentially, as shown in Figure 81. This architecture improves the common-mode noise immunity and even-order harmonic rejection. A  $5-\Omega$  to  $15-\Omega$  resistor in series with each input pin is recommended to damp out ringing caused by package parasitic. The drive circuit shows an R-C filter across the analog input pins. The purpose of the filter is to absorb glitches caused by the sampling capacitors opening and closing.

Copyright © 2015–2017, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## Typical Application (continued)



Figure 81. Analog Input Drive Circuit

#### 8.2.2.2 Clock Input

The VSP5324-Q1 device can function with either single-ended or differential clock inputs. The device can automatically detect if a single-ended or differential clock is applied. To operate with a single-ended input clock, CLKP must be driven by a CMOS clock with CLKM tied to GND. Figure 82 and Figure 83 show the typical single-ended and differential clock termination schemes (respectively).







Figure 83. Differential Clock Driving Circuit



## **Typical Application (continued)**

### 8.2.3 Application Curves



## 9 Power Supply Recommendations

Using an LDO supply with minimal noise on the AVDD supply is recommended. The LVDD supply can be connected to an LDO or a DC-DC converter. A capacitor with a value of 100 nF per supply pin is recommended in addition to a 1-µF common decoupling capacitor per rail.

## 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 General Guidelines

The following list includes general layout guidelines. Refer to Figure 86 as needed.

- Route the clock input as a differential pair when a differential clock input is used.
- When single ended inputs are used, place 100-nF capacitors close to the pins on the INx\_M inputs to ensure that the reference rail is stable. When differential inputs are used, the inputs must be routed as differential pairs.
- Route the LVDS clock and data output pairs with 100-Ω differential impedance and length matched as per the sampling frequency.

#### 10.1.2 Grounding

A single ground plane is sufficient to provide good performance, provided that the analog, digital, and clock sections of the board are cleanly partitioned.

## 10.1.3 Supply Decoupling

Minimal external decoupling can be used without loss in performance because the VSP5324-Q1 device already includes internal decoupling. Note that decoupling capacitors can help filter external power-supply noise, thus the optimum number of capacitors depends on the actual application. The decoupling capacitors should be placed very close to the converter supply pins.

VSP5324-Q1 SLES275A – JANUARY 2015–REVISED DECEMBER 2017



www.ti.com

#### Layout Guidelines (continued)

#### 10.1.4 Exposed Pad

In addition to providing a path for heat dissipation, the pad is also electrically connected to the digital ground internally. Therefore, soldering the exposed pad to the ground plane is necessary to achieve the best thermal and electrical performance. For detailed information, see application notes *QFN Layout Guidelines* and *QFN/SON PCB Attachment*.

## 10.2 Layout Example



The layout in this example uses four single-ended inputs and four LVDS-data outputs. The components that require special layout attention are shown and are listed in the *General Guidelines* section. For the two-lane output option, eight LVDS data pairs are used.

Figure 86. VSP5324-Q1 Layout Example



## 11 Device and Documentation Support

### **11.1 Device Support**

#### 11.1.1 Device Nomenclature

- Analog bandwidth The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low-frequency value.
- **Aperture delay** The delay in time between the input sampling clock rising edge and the actual time at which the sampling occurs. This delay is different across channels. The maximum variation is specified as aperture delay variation (channel-to-channel).

Aperture uncertainty (jitter) The sample-to-sample variation in aperture delay.

- **Clock pulse width and duty cycle** The clock signal duty cycle is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle.
- Maximum conversion rate The maximum sampling rate at which the specified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted.

**Minimum conversion rate** The minimum sampling rate at which the ADC functions.

- **Differential nonlinearity (DNL)** An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. DNL is the deviation of any single step from this ideal value, measured in units of LSBs.
- Integral nonlinearity (INL) INL is the deviation of the ADC transfer function from a best-fit line determined by a least-squares curve fit of that transfer function, measured in units of LSBs.
- **Gain error** Gain error is the deviation of the ADC actual input full-scale range from its ideal value. Gain error is given as a percentage of the ideal input full-scale range and has two components: error as a result of reference inaccuracy and error as a result of the channel. Both errors are specified independently as  $E_{G(REF)}$  and  $E_{G(CHAN)}$ . To a first-order approximation, the total gain error is ( $E_{tot} \sim E_{G(REF)} + E_{G(CHAN)}$ ). For example, if  $E_{tot} = \pm 0.5\%$ , the full-scale input varies from [(1 0.5 / 100) ×  $f_{S(ideal)}$ ] to [(1 + 0.5 / 100) ×  $f_{S(ideal)}$ ].
- **Offset error** Offset error is the difference, given in number of LSBs, between the ADC actual average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into millivolts.
- **Temperature drift** The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from  $T_{MIN}$  to  $T_{MAX}$ . It is calculated by dividing the maximum parameter deviation across the  $T_{MIN}$  to  $T_{MAX}$  range by the difference of  $T_{MAX} T_{MIN}$ .
- Signal-to-noise ratio (SNR) SNR is the ratio of the power of the fundamental (P<sub>S</sub>) to the noise floor power (P<sub>N</sub>), excluding the power at DC and the first nine harmonics. SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.

SNR = 10 Log<sup>10</sup> 
$$\frac{P_s}{P_N}$$

(3)

Signal-to-noise and distortion (SINAD) SINAD is the ratio of the power of the fundamental (P<sub>S</sub>) to the power of all other spectral components including noise (P<sub>N</sub>) and distortion (P<sub>(HD)</sub>), but excluding dc. SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.

SINAD = 10 Log<sup>10</sup> 
$$\frac{P_s}{P_N + P_{(HD)}}$$

(4)

## **Device Support (continued)**

Effective number of bits (ENOB) ENOB is a measure of the converter performance as compared to the theoretical limit based on quantization noise.

 $ENOB = \frac{SINAD - 1.76}{6.02}$ 

**Total harmonic distortion (THD)** THD is the ratio of the power of the fundamental (P<sub>S</sub>) to the power of the first nine harmonics (P<sub>(HD)</sub>). THD is typically given in units of dBc (dB to carrier).

THD = 10 Log<sup>10</sup> 
$$\frac{P_s}{P_N}$$

**Spurious-free dynamic range (SFDR)** The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier).

- **Two-tone intermodulation distortion (IMD3)** IMD3 is the ratio of the power of the fundamental (at frequencies f1 and f2) to the power of the worst spectral component at either frequency (2 f1 f2 or 2 f2 f1). IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.
- **DC power-supply rejection ratio (DC PSRR)** DC PSSR is the ratio of the change in offset error to a change in analog supply voltage. The dc PSRR is typically given in units of mV/V.
- AC power-supply rejection ratio (ac PSRR) AC PSRR is the measure of rejection of variations in the supply voltage by the ADC. If  $\Delta V_{(AVDD)}$  is the change in supply voltage and  $\Delta V_0$  is the resultant change of the ADC output code (referred to input), then:

PSRR = 20 
$$\text{Log}^{10} \frac{\Delta V_{\text{O}}}{\Delta V_{(\text{AVDD})}}$$
 (Expressed in dBc)

- **Voltage overload recovery** The number of clock cycles taken to recover to less than 1% error after an overload on the analog inputs. This recovery is tested by separately applying a sine-wave signal with a 6-dB positive and negative overload. The deviation of the first few samples after the overload (from the expected values) is noted.
- **Common-mode rejection ratio (CMRR)** CMRR is the measure of rejection of variation in the analog input common-mode by the ADC. If  $\Delta V_{IC}$  is the change in the common-mode voltage of the input pins and  $\Delta V_O$  is the resulting change of the ADC output code (referred to input), then:

CMRR = 20 Log<sup>10</sup> 
$$\frac{\Delta V_{o}}{\Delta V_{IC}}$$
 (Expressed in dBc)

**Crosstalk (only for multichannel ADCs)** Crosstalk is a measure of the internal coupling of a signal from an adjacent channel into the channel of interest. It is specified separately for coupling from the immediate neighboring channel (near-channel) and for coupling from channel across the package (far-channel). It is usually measured by applying a full-scale signal in the adjacent channel. Crosstalk is the ratio of the power of the coupling signal (as measured at the output of the channel of interest) to the power of the signal applied at the adjacent channel input. It is typically expressed in dBc.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- QFN Layout Guidelines
- QFN/SON PCB Attachment

Copyright © 2015-2017, Texas Instruments Incorporated

www.ti.com

(5)

(6)

(8)

(7)



#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| VSP5324TRGCRQ1   | ACTIVE | VQFN         | RGC     | 64   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 105   | VSP5324T       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                 |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|-----------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadran |
| VSP5324TRGCRQ1              | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2              |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Feb-2019



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| VSP5324TRGCRQ1 | VQFN         | RGC             | 64   | 2000 | 350.0       | 350.0      | 43.0        |

# **RGC 64**

9 x 9, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGC0064A**

# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RGC0064A**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGC0064A**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated