# Power MOSFET 4.2 Amps, 20 Volts

## N-Channel Enhancement-Mode Single SO-8 Package

#### **Features**

- High Density Power MOSFET with Ultra Low R<sub>DS(on)</sub> Providing Higher Efficiency
- Miniature SO–8 Surface Mount Package Saving Board Space;
   Mounting Information for the SO–8 Package is Provided
- I<sub>DSS</sub> Specified at Elevated Temperature
- Drain-to-Source Avalanche Energy Specified
- Diode Exhibits High Speed, Soft Recovery
- Pb-Free Package is Available

#### **Applications**

Power Management in Portable and Battery-Powered Products, i.e.:
 Computers, Printers, PCMCIA Cards, Cellular & Cordless Telephones

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                                                                         | Symbol                                                                  | Value                           | Unit                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|---------------------|
| Drain-to-Source Voltage                                                                                                                                                                        | $V_{DSS}$                                                               | 20                              | V                   |
| Drain-to-Gate Voltage ( $R_{GS} = 1.0 \text{ m}\Omega$ )                                                                                                                                       | $V_{DGR}$                                                               | 20                              | V                   |
| Gate-to-Source Voltage - Continuous                                                                                                                                                            | $V_{GS}$                                                                | ±10                             | V                   |
| Thermal Resistance, Junction-to-Ambient (Note 1) Total Power Dissipation @ T <sub>A</sub> = 25°C Continuous Drain Current @ 25°C Continuous Drain Current @ 70°C Pulsed Drain Current (Note 4) | R <sub>θJA</sub><br>P <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 50<br>2.5<br>5.9<br>4.7<br>25   | °C/W<br>W<br>A<br>A |
| Thermal Resistance, Junction-to-Ambient (Note 2) Total Power Dissipation @ T <sub>A</sub> = 25°C Continuous Drain Current @ 25°C Continuous Drain Current @ 70°C Pulsed Drain Current (Note 4) | R <sub>θJA</sub><br>P <sub>D</sub><br>I <sub>D</sub><br>I <sub>D</sub>  | 100<br>1.25<br>4.2<br>3.3<br>20 | °C/W<br>W<br>A<br>A |
| Thermal Resistance, Junction-to-Ambient (Note 3) Total Power Dissipation @ T <sub>A</sub> = 25°C Continuous Drain Current @ 25°C Continuous Drain Current @ 70°C Pulsed Drain Current (Note 4) | R <sub>θJA</sub><br>P <sub>D</sub><br>I <sub>D</sub><br>I <sub>D</sub>  | 162<br>0.77<br>3.3<br>2.6<br>15 | °C/W<br>W<br>A<br>A |
| Operating and Storage Temperature Range                                                                                                                                                        | T <sub>J</sub> , T <sub>stg</sub>                                       | -55 to +150                     | °C                  |
| Single Pulse Drain–to–Source Avalanche Energy – Starting $T_J = 25^{\circ}C$ ( $V_{DD} = 20$ Vdc, $V_{GS} = 5.0$ Vdc, Peak $I_L = 7.5$ Apk, $L = 6$ mH, $R_G = 25$ $\Omega$ )                  | E <sub>AS</sub>                                                         | 169                             | mJ                  |
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds                                                                                                                 | TL                                                                      | 260                             | °C                  |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- Mounted onto a 2" square FR-4 Board (1" sq. 2 oz Cu 0.06" thick single sided), t < 10 seconds.</li>
- Mounted onto a 2" square FR-4 Board (1" sq. 2 oz Cu 0.06" thick single sided), t = steady state.
- 3. Minimum FR-4 or G-10 PCB, t = Steady State.
- 4. Pulse Test: Pulse Width = 300 μs, Duty Cycle = 2%.



#### ON Semiconductor®

http://onsemi.com

## 4.2 AMPERES, 20 VOLTS 0.045 $\Omega$ @ V<sub>GS</sub> = 4.5 V

#### Single N-Channel





SO-8 CASE 751 STYLE 13

#### MARKING DIAGRAM AND PIN ASSIGNMENT



E4N01 = Device Code A = Assembly Location

Y = Year WW = Work Week • = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

| Device      | Package           | Shipping <sup>†</sup> |
|-------------|-------------------|-----------------------|
| NTMS4N01R2  | SO-8              | 2500 / Tape & Reel    |
| NTMS4N01R2G | SO-8<br>(Pb-Free) | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) (Note 5)

| Cha                                                                                                                                                                                                                                                                                                                                                              | aracteristic                                                                                                                      | Symbol               | Min         | Тур                     | Max               | Unit         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|-------------------------|-------------------|--------------|
| OFF CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                   |                      | •           |                         |                   |              |
| Drain-to-Source Breakdown Voltage (V <sub>GS</sub> = 0 Vdc, I <sub>D</sub> = 250 µAdc) Temperature Coefficient (Positive)                                                                                                                                                                                                                                        |                                                                                                                                   | V <sub>(BR)DSS</sub> | 20 –        | -<br>20                 | _<br>_            | Vdc<br>mV/°C |
| Zero Gate Voltage Drain Current $ (V_{DS} = 12 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J = 25^{\circ}\text{C}) $ $ (V_{DS} = 12 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J = 125^{\circ}\text{C}) $ $ (V_{DS} = 20 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J = 25^{\circ}\text{C}) $ $ (V_{DS} = 20 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J = 25^{\circ}\text{C}) $ |                                                                                                                                   | I <sub>DSS</sub>     | -<br>-<br>- | -<br>-<br>0.2           | 1.0<br>10<br>–    | μAdc         |
| Gate-Body Leakage Current<br>(V <sub>GS</sub> = +10 Vdc, V <sub>DS</sub> = 0 Vdc)                                                                                                                                                                                                                                                                                |                                                                                                                                   | I <sub>GSS</sub>     | _           | -                       | 100               | nAdc         |
| Gate-Body Leakage Current<br>(V <sub>GS</sub> = -10 Vdc, V <sub>DS</sub> = 0 Vdc)                                                                                                                                                                                                                                                                                |                                                                                                                                   | I <sub>GSS</sub>     | _           | _                       | -100              | nAdc         |
| ON CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                   |                      |             |                         |                   |              |
| Gate Threshold Voltage $(V_{DS} = V_{GS}, I_D = 250 \mu Adc)$<br>Temperature Coefficient (Negative)                                                                                                                                                                                                                                                              |                                                                                                                                   | V <sub>GS(th)</sub>  | 0.6         | 0.95<br>-3.0            | 1.2               | Vdc<br>mV/°C |
| $ \begin{array}{l} \text{Static Drain-to-Source On-State F} \\ \text{(V}_{GS} = 4.5 \text{ Vdc, I}_{D} = 4.2 \text{ Adc)} \\ \text{(V}_{GS} = 2.7 \text{ Vdc, I}_{D} = 2.1 \text{ Adc)} \\ \text{(V}_{GS} = 2.5 \text{ Vdc, I}_{D} = 2.0 \text{ Adc)} \end{array} $                                                                                              | Pesistance                                                                                                                        | R <sub>DS(on)</sub>  | -<br>-<br>- | 0.030<br>0.035<br>0.037 | 0.04<br>0.05<br>- | Ω            |
| Forward Transconductance (V <sub>DS</sub> = 2.5 Vdc, I <sub>D</sub> = 2.0 Adc)                                                                                                                                                                                                                                                                                   |                                                                                                                                   | 9FS                  | _           | 10                      | _                 | Mhos         |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                   |                      |             |                         |                   |              |
| Input Capacitance                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                   | C <sub>iss</sub>     | _           | 870                     | 1200              | pF           |
| Output Capacitance                                                                                                                                                                                                                                                                                                                                               | $(V_{DS} = 10 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, f = 1.0 \text{ MHz})$                                                          | C <sub>oss</sub>     | -           | 260                     | 400               |              |
| Reverse Transfer Capacitance                                                                                                                                                                                                                                                                                                                                     | ,                                                                                                                                 | $C_{rss}$            | _           | 60                      | 100               |              |
| SWITCHING CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                        | (Notes 6 & 7)                                                                                                                     |                      |             |                         |                   |              |
| Turn-On Delay Time                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                   | t <sub>d(on)</sub>   | _           | 13                      | 25                | ns           |
| Rise Time                                                                                                                                                                                                                                                                                                                                                        | $(V_{DD} = 12 \text{ Vdc}, I_D = 4.2 \text{ Adc}, V_{GS} = 4.5 \text{ Vdc},$                                                      | t <sub>r</sub>       | _           | 35                      | 65                |              |
| Turn-Off Delay Time                                                                                                                                                                                                                                                                                                                                              | $R_G = 2.3 \Omega$                                                                                                                | t <sub>d(off)</sub>  | _           | 45                      | 75                |              |
| Fall Time                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                   | t <sub>f</sub>       | _           | 50                      | 90                |              |
| Total Gate Charge                                                                                                                                                                                                                                                                                                                                                | (V <sub>DS</sub> = 12 Vdc,                                                                                                        | Q <sub>tot</sub>     | -           | 11                      | 16                | nC           |
| Gate-Source Charge                                                                                                                                                                                                                                                                                                                                               | $V_{GS} = 4.5 \text{ Vdc},$                                                                                                       | Q <sub>gs</sub>      | _           | 2.0                     | _                 |              |
| Gate-Drain Charge                                                                                                                                                                                                                                                                                                                                                | $I_D = 4.2 \text{ Adc}$                                                                                                           | $Q_{gd}$             | _           | 3.0                     | _                 |              |
| BODY-DRAIN DIODE RATINGS (N                                                                                                                                                                                                                                                                                                                                      | lote 6)                                                                                                                           |                      |             |                         |                   |              |
| Diode Forward On-Voltage                                                                                                                                                                                                                                                                                                                                         | $(I_S = 4.2 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$<br>$(I_S = 4.2 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, T_J = 125^{\circ}\text{C})$ | V <sub>SD</sub>      | _<br>_      | 0.85<br>0.70            | 1.1<br>-          | Vdc          |
| Reverse Recovery Time                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                   | t <sub>rr</sub>      | -           | 20                      | -                 | ns           |
| $(I_S = 4.2 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, \\ \text{dI}_S/\text{dt} = 100 \text{ A/}\mu\text{s})$                                                                                                                                                                                                                                                          |                                                                                                                                   | t <sub>a</sub>       | -           | 12                      | _                 |              |
|                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                   | t <sub>b</sub>       | -           | 8.0                     | -                 |              |
| Reverse Recovery Stored Charge                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                   | $Q_{RR}$             | -           | 0.01                    | -                 | μС           |

- Handling precautions to protect against electrostatic discharge is mandatory.
   Indicates Pulse Test: Pulse Width = 300 μs max, Duty Cycle = 2%.
   Switching characteristics are independent of operating junction temperature.



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance versus Gate-To-Source Voltage



Figure 4. On-Resistance versus Drain Current and Gate Voltage



Figure 5. On-Resistance Variation with **Temperature** 



Figure 6. Drain-To-Source Leakage Current versus Voltage



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 7. Capacitance Variation



Figure 8. Gate-To-Source and Drain-To-Source Voltage versus Total Charge



Figure 9. Resistive Switching Time Variation versus Gate Resistance



Figure 10. Resistive Switching Time Variation versus Gate Resistance

#### DRAIN-TO-SOURCE DIODE CHARACTERISTICS



100  $V_{GS} = 20 \text{ V}$ SINGLE PULSE ID, DRAIN CURRENT (AMPS) 100 μs  $T_C = 25^{\circ}C$ 1.0 ms 10 ms R<sub>DS(on)</sub> LIMIT THERMAL LIMIT PACKAGE LIMIT 0.1 Mounted on 2" sq. FR4 board (1" sq. 2 oz. Cu 0.06" thick single sided), 10s max. 0.01 0.1 10 100  $V_{DS}$ , DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 11. Diode Forward Voltage versus Current

Figure 12. Maximum Rated Forward Biased Safe Operating Area



Figure 13. Diode Reverse Recovery Waveform

#### TYPICAL ELECTRICAL CHARACTERISTICS



Figure 14. Thermal Response



SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | MILLIMETERS INCHES |       |
|-----|-------------|------|--------------------|-------|
| DIM | MIN         | MAX  | MIN                | MAX   |
| Α   | 4.80        | 5.00 | 0.189              | 0.197 |
| В   | 3.80        | 4.00 | 0.150              | 0.157 |
| C   | 1.35        | 1.75 | 0.053              | 0.069 |
| D   | 0.33        | 0.51 | 0.013              | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC          |       |
| Н   | 0.10        | 0.25 | 0.004              | 0.010 |
| J   | 0.19        | 0.25 | 0.007              | 0.010 |
| K   | 0.40        | 1.27 | 0.016              | 0.050 |
| M   | 0 °         | 8 °  | 0 °                | 8 °   |
| N   | 0.25        | 0.50 | 0.010              | 0.020 |
| S   | 5.80        | 6.20 | 0.228              | 0.244 |

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot

= Year = Work Week = Pb-Free Package XXXXXX AYWW AYWW Ŧ  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α

= Year ww = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | ASB42564B Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                          | PAGE 1 OF 2 |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

#### DATE 16 FEB 2011

|                                                                                                                                                                    |                                                                                                                                                           |                                                                                                                                                     | 27112 101 22 2                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1               | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            |                                                                                                                                                                         |
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1                              |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | 8. DHAIN 1  STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON   | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                   |
| 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                   | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | a COLLECTOR/ANODE                                                                                                                                                       |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                        |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                         |
|                                                                                                                                                                    |                                                                                                                                                           |                                                                                                                                                     |                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B Electronic versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|------------------|------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | SOIC-8 NB                                                                                      |  | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative