

### SET-TOP CLOCK SOURCE

### MK2761A

# **Description**

The MK2761A is a low-cost, low-jitter, high-performance clock synthesizer for set-top box applications. Using analog Phase-Locked Loop (PLL) techniques, the device accepts a 27 MHz crystal or clock input to produce multiple output clocks including the processor clock, the UART clock, a selectable audio clock, and four low skew copies of the 27 MHz. The audio clocks are frequency-locked to the 27 MHz using our patented zero ppm error techniques. This allows audio and video to track exactly, thereby eliminating the need for large buffer memory.

IDT manufactures a large variety of Set-top Box and multimedia clock synthesizers for all applications. Consult IDT to eliminate crystals and oscillators from your board.

### **Features**

- Packaged in a 16-pin narrow (150 mil) SOIC
- Pb (lead) free package
- Selectable audio sampling frequencies support 32, 44.1, and 48 kHz in most DACs
- 27 MHz crystal or clock input
- Processor frequency of 16.67 MHz
- Fixed clocks of 27 and 3.6864 MHz
- Zero ppm in audio clocks exactly track video frequency
- 25 mA output drive capability at TTL levels
- Advanced, low-power, sub-micron CMOS process
- Operating voltage of 5.0 V ±10%

# **Block Diagram**



# **Pin Assignment**



16-pin (150 mil) SOIC

# Audio Clock (MHz) DecodingTable

| ACS1 | ACS0 | ACLK    |
|------|------|---------|
| 0    | 0    | 8.192   |
| 0    | 1    | 11.2896 |
| 1    | 0    | 12.288  |
| 1    | 1    | 5.6448  |

# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                                                   |  |  |  |
|---------------|-------------|-------------|-----------------------------------------------------------------------------------|--|--|--|
| 1             | ACS1        | Input       | Audio clock Select 1. Selects ACLK on pin 8. See table above.                     |  |  |  |
| 2             | X2          | ХО          | Crystal connection. Connect to 27 MHz crystal. Leave unconnected for clock input. |  |  |  |
| 3             | X1/ICLK     | XI          | Crystal connection. Connect to 27 MHz crystal or to a 27 MHz input clock.         |  |  |  |
| 4             | VDD         | Power       | Connect to +5 V.                                                                  |  |  |  |
| 5             | GND         | Power       | Connect to ground.                                                                |  |  |  |
| 6             | 16.67M      | Output      | 16.667 MHz processor clock output.                                                |  |  |  |
| 7             | 3.68M       | Output      | 3.6864 MHz clock output.                                                          |  |  |  |
| 8             | ACLK        | Output      | Audio clock output. Determined by status of ACS1, ACS0. See table above           |  |  |  |
| 9             | GND         | Power       | Connect to ground.                                                                |  |  |  |
| 10            | 27M         | Output      | 27 MHz buffered reference clock output. Duty cycle matches input clock.           |  |  |  |
| 11            | 27M         | Output      | 27 MHz buffered reference clock output. Duty cycle matches input clock.           |  |  |  |
| 12            | GND         | Power       | Connect to ground.                                                                |  |  |  |
| 13            | VDD         | Power       | Connect to +5 V.                                                                  |  |  |  |
| 14            | 27M         | Output      | 27 MHz buffered reference clock output. Duty cycle matches input clock.           |  |  |  |
| 15            | 27M         | Output      | 27 MHz buffered reference clock output. Duty cycle matches input clock.           |  |  |  |
| 16            | ACS0        | Input       | Audio clock Select 0. Selects audio clock on pin 8. See table above.              |  |  |  |

## **External Components**

The MK2761A requires a minimum number of external components for proper operation. Decoupling capacitors of  $0.1\mu\text{F}$  should be connected between VDD and GND, as close to the MK2761A as possible. A series termination resistor of  $33\Omega$  may be used for each clock output. If a clock input is not used, the 27 MHz crystal must be connected as close to the chip as possible. The crystal should be a fundamental mode (do not use third overtone), parallel resonant, 50 ppm or better. Crystal capacitors should be connected from pins X1 to ground and X2 to ground. The value of these capacitors is given by the following equation, where CL is the crystal load capacitance: Crystal caps (pF) = (CL-4) x 2. So, for a crystal with 16 pF load capacitance, the crystal caps should be 24 pF each.

# **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the MK2761A. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                          | Rating              |
|-------------------------------|---------------------|
| Supply Voltage, VDD           | 7 V                 |
| All Inputs and Outputs        | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature | 0 to +70° C         |
| Storage Temperature           | -65 to +150° C      |
| Junction Temperature          | 125° C              |
| Soldering Temperature         | 260° C              |

# **Recommended Operation Conditions**

| Parameter                                         | Min. | Тур. | Max. | Units |
|---------------------------------------------------|------|------|------|-------|
| Ambient Operating Temperature                     | 0    |      | +70  | °C    |
| Power Supply Voltage (measured in respect to GND) | +4.5 |      | +5.5 | V     |

# **DC Electrical Characteristics**

**VDD** = 5.0 V  $\pm 10\%$  (unless otherwise noted), Temp 0 to  $+70^{\circ}$  C

| Parameter                       | Symbol          | Conditions               | Min.    | Тур. | Max. | Units |
|---------------------------------|-----------------|--------------------------|---------|------|------|-------|
| Operating Voltage               | VDD             |                          | 4.5     |      | 5.5  | V     |
| Input High Voltage              | V <sub>IH</sub> | X1/ICLK pin only         | 3.5     | 2.5  |      | V     |
| Input Low Voltage               | V <sub>IL</sub> | X1/ICLK pin only         |         | 2.5  | 1.5  | V     |
| Input High Voltage              | V <sub>IH</sub> |                          | 2       |      |      | V     |
| Input Low Voltage               | V <sub>IL</sub> |                          |         |      | 0.8  | V     |
| Output High Voltage             | V <sub>OH</sub> | I <sub>OH</sub> = -25 mA | 2.4     |      |      | V     |
| Output Low Voltage              | V <sub>OL</sub> | I <sub>OL</sub> = 25 mA  |         |      | 0.4  | V     |
| Output High Voltage, CMOS level | V <sub>OH</sub> | I <sub>OH</sub> = -8 mA  | VDD-0.4 |      |      | V     |
| Operating Supply Current        | IDD             | No load, Note 1          |         | 65   |      | mA    |
| Short Circuit Current           | I <sub>OS</sub> | Each output              |         | ±100 |      | mA    |
| Input Capacitance               | C <sub>IN</sub> |                          |         | 7    |      | pF    |
| Frequency Error, ACLK           |                 |                          |         |      | 0    | ppm   |

Note 1: With ACLK clock at 12.28 MHz.

### **AC Electrical Characteristics**

VDD = 5.0 V ±10% (unless otherwise noted), Temp 0 to +70°C

| Parameter                   | Symbol          | Conditions            | Min. | Тур. | Max. | Units |
|-----------------------------|-----------------|-----------------------|------|------|------|-------|
| Input Frequency             |                 |                       |      | 27   |      | MHz   |
| Output Clock Rise Time      | t <sub>OR</sub> | 0.8 to 2.0 V          |      |      | 1.5  | ns    |
| Output Clock Fall Time      | t <sub>OF</sub> | 2.0 to 0.8 V          |      |      | 1.5  | ns    |
| Output Clock Duty Cycle     |                 | At 1.4 V              | 40   |      | 60   | %     |
| Absolute Jitter, short term |                 | Variation from mean   |      | ±250 |      | ps    |
| Skew of 27 MHz Outputs      |                 | Rising edges at 1.4 V | -500 | 0    | 500  | ps    |

### **Thermal Characteristics**

| Parameter                           | Symbol        | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|---------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{JA}$ | Still air      |      | 120  |      | ° C/W |
| Ambient                             | $\theta_{JA}$ | 1 m/s air flow |      | 115  |      | ° C/W |
|                                     | $\theta_{JA}$ | 3 m/s air flow |      | 105  |      | ° C/W |
| Thermal Resistance Junction to Case | $\theta_{JC}$ |                |      | 58   |      | ° C/W |

# **Marking Diagram (MK2761ASLF)**



### Notes:

- 1. ###### is the lot number.
- 2. YYWW is the last two digits of the year and week that the part was assembled.
- 3. "LF" denotes Pb (lead) free package.
- 4. Bottom marking: (origin). Origin = country of origin if not USA.

# Package Outline and Package Dimensions (16-pin SOIC, 150 Mil. Narrow Body)

Package dimensions are kept current with JEDEC Publication No. 95



# **Ordering Information**

| Part / Order Number | Marking    | Shipping Packaging | Package     | Temperature |
|---------------------|------------|--------------------|-------------|-------------|
| MK2761ASLF          | see page 5 | Tubes              | 16-pin SOIC | 0 to +70° C |
| MK2761ASLFTR        | see page 3 | Tape and Reel      | 16-pin SOIC | 0 to +70° C |

#### "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

**CLOCK SYNTHESIZER** 

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/