# **DVD/MPEG CLOCK SOURCE**

## **MK2746**

## Description

The MK2746 is a low cost, low jitter, high performance clock synthesizer for DVD and other MPEG2 based applications. Using analog Phase Locked Loop (PLL) techniques, the device accepts a 27 MHz fundamental mode crystal or clock input to produce multiple output clocks including the processor clock, audio clock, bus driver clock, SDRAM clock and a Video clock. The audio clocks are frequency locked to the 27 MHz input using our patented zero ppm error techniques, allowing audio and video to track exactly, thereby eliminating the need for large buffer memory.

IDT manufacturers the largest variety of DVD, set top box, and multimedia clock synthesizers for all applications.

## **Features**

- Packaged in 16 pin TSSOP
- Operating voltage of 3.3 V
- Provides tight jitter controlled selectable processor clock per table.
- Provides selectable audio clock per table.
- Provides fixed outputs of 27 MHz (Video), 50 MHz (DSP/Bus clock) and 133.33 MHz (SDRAM).
- Advanced, low power, sub-micron CMOS process

## **Block Diagram**



1

# **Pin Assignment**



# Clock Output Select Table in MHz

| AS1 | AS0 | Audio CLK |
|-----|-----|-----------|
| 0   | 0   | 12.288    |
| 0   | 1   | 11.2896   |
| 1   | 0   | 18.432    |
| 1   | 1   | 8.192     |

| PS1 | PS0 | Processor<br>CLK |
|-----|-----|------------------|
| 0   | 0   | 66.66            |
| 0   | 1   | 41.66            |
| 1   | 0   | 50               |
| 1   | 1   | 58.33            |

0 = connect directly to GND

1 = connect directly to VDD

| Pin    | Pin     | Pin    | Pin Description                                                               |  |
|--------|---------|--------|-------------------------------------------------------------------------------|--|
| Number | Name    | Туре   |                                                                               |  |
| 1      | X2      | Input  | Connect to a 27 MHz fundamental mode crystal. Leave open for clock input.     |  |
| 2      | X1/ICLK | Input  | Connect to a 27 MHz fundamental mode crystal or clock.                        |  |
| 3      | VDD     | Power  | Connect to +3.3 V.                                                            |  |
| 4      | GND     | Power  | Connect to ground                                                             |  |
| 5      | PCLK    | Output | Processor clock output. Determined by the status of PS1, PS0 per table above. |  |
| 6      | PS0     | Input  | Processor Clock select 0. Selects processor clock per table above.            |  |
| 7      | 133.33M | Output | SDRAM clock output.                                                           |  |
| 8      | PS1     | Input  | Processor Clock select 1. Selects processor clock per table above.            |  |
| 9      | 50M     | Output | 50 MHz clock output.                                                          |  |
| 10     | GND     | Power  | Connect to ground.                                                            |  |
| 11     | VDD     | Power  | Connect to +3.3 V.                                                            |  |
| 12     | AS1     | Input  | Audio clock select 1. Selects audio clock per table above.                    |  |
| 13     | ACLK    | Output | Audio clock output determined by the status of PS1, PS0.                      |  |
| 14     | AS0     | Input  | Audio clock select 0. Selects audio clock per table above.                    |  |
| 15     | 27M     | Output | 27 MHz clock output.                                                          |  |
| 16     | VDD     | Power  | Connect to +3.3 V.                                                            |  |

## **Pin Descriptions**

# **External Component Selection**

The MK2746 requires a minimum number of external components for proper operation.

### **Decoupling Capacitors**

Decoupling capacitors of  $0.01\mu$ F should be connected between VDD and GND as close to the MK2746 as possible. For optimum device performance, the decoupling capacitors should be mounted on the component side of the PCB. Avoid the use of vias in the decoupling circuit.

#### **Series Termination Resistor**

When the PCB traces between the clock outputs and the loads are over 1 inch, series termination should be used. To series terminate a  $50\Omega$  trace (a commonly used trace impedance) place a  $33\Omega$  resistor in series with the clock line, as close to the clock output pin as possible. The nominal impedance of the clock output is  $20\Omega$ 

### **Crystal Tuning Load Capacitors**

For a crystal input, a parallel resonant fundamental mode crystal should be used. Crystal capacitors must be connected between each of the pins X1 and X2 to ground. The value (in pF) of these crystal caps should equal (CL-6)\*2. In this equation CL is equal to the crystal load capacitance in pF. As an example, for a crystal with an 18 pF load capacitance, each crystal capacitor would be 24 pF [(18-6)\*2=24].

## **PCB Layout Recommendations**

For optimum device performance and lowest output phase noise, the following guidelines should be observed.

1) The  $0.01\mu$ F decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. No vias should be used between decoupling capacitor and VDD pin. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via. Distance of the ferrite bead and bulk decoupling from the device is less critical.

2) The external crystal should be mounted just next to the device with short traces. The X1 and X2 traces should not be routed next to each other with minimum spaces, instead they should be separated and away from other traces.

3) To minimize EMI the  $33\Omega$  series termination resistor, if needed, should be placed close to the clock output.

4) An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers (the ferrite bead and bulk decoupling capacitor can be mounted on the back). Other signal traces should be routed away from the MK2746. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device.

## **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the MK2746. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                          | Rating              |
|-------------------------------|---------------------|
| Supply Voltage, VDD           | 7 V                 |
| All Inputs and Outputs        | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature | 0 to +70° C         |
| Storage Temperature           | -65 to +150° C      |
| Soldering Temperature         | 260° C              |

## **Recommended Operation Conditions**

| Parameter                                         | Min. | Тур. | Max. | Units |
|---------------------------------------------------|------|------|------|-------|
| Ambient Operating Temperature                     | 0    |      | +70  | °C    |
| Power Supply Voltage (measured in respect to GND) | +3.0 |      | +3.6 | V     |

## **DC Electrical Characteristics**

VDD=3.3 V ±10% , Ambient temperature 0 to +70° C, unless stated otherwise

| Parameter                           | Symbol           | Conditions               | Min.      | Тур.  | Max.      | Units |
|-------------------------------------|------------------|--------------------------|-----------|-------|-----------|-------|
| Operating Voltage                   | VDD              |                          | 3.0       |       | 3.6       | V     |
| Input High Voltage                  | V <sub>IH</sub>  | input selects            | 2.0       |       |           | V     |
| Input Low Voltage                   | V <sub>IL</sub>  | input selects            |           |       | 0.8       | V     |
| Input High Voltage                  | V <sub>IH</sub>  | ICLK                     | (VDD/2)-1 | VDD/2 |           | V     |
| Input Low Voltage                   | V <sub>IL</sub>  | ICLK                     |           | VDD/2 | (VDD/2)+1 | V     |
| Output High Voltage                 | V <sub>OH</sub>  | I <sub>OH</sub> = -12 mA | 2.4       |       |           | V     |
| Output Low Voltage                  | V <sub>OL</sub>  | I <sub>OL</sub> = 12 mA  |           |       | 0.4       | V     |
| Output High Voltage (CMOS<br>Level) | V <sub>OH</sub>  | I <sub>OH</sub> = -4 mA  | VDD-0.4   |       |           | V     |
| Operating Supply Current            | IDD              | No load                  |           | 40    |           | mA    |
| Short Circuit Current               | I <sub>OS</sub>  |                          |           | ±70   |           | mA    |
| Input Capacitance                   | C <sub>IN</sub>  |                          |           | 5     |           | pF    |
| Nominal Output Impedance            | Z <sub>OUT</sub> |                          |           | 20    |           | Ω     |
| On Chip Pull-up Resistor            | R <sub>PU</sub>  | AS1, AS0 pins            |           | 120   |           | kΩ    |
|                                     |                  | PS1 pin                  |           | 510   |           | kΩ    |

## **AC Electrical Characteristics**

VDD = 3.3 V  $\pm 10\%$ , Ambient Temperature 0 to  $\pm 70^{\circ}$  C, unless stated otherwise

| Parameter                                          | Symbol          | Conditions                          | Min. | Тур.         | Max. | Units |
|----------------------------------------------------|-----------------|-------------------------------------|------|--------------|------|-------|
| Input Frequency                                    |                 |                                     |      | 27           |      | MHz   |
| Output Rise Time                                   | t <sub>OR</sub> | 20% to 80% of VDD, Note 1           |      | 1.0          | 1.8  | ns    |
| Output Fall Time                                   | t <sub>OF</sub> | 80% to 20% of VDD, Note 1           |      | 1.0          | 1.8  | ns    |
| Output Clock Duty Cycle                            | t <sub>D</sub>  | at VDD/2, Note 1                    | 40   | 50           | 60   | %     |
| Maximum Output Jitter,<br>short term, peak to peak | tj              | PCLK output, Note 1                 |      | <u>+</u> 100 |      | ps    |
| Maximum Output Jitter,<br>short term, peak to peak | tj              | All clocks, except PCLK,<br>Note 1  |      | <u>+</u> 200 |      | ps    |
| Maximum Output Jitter,<br>long term, peak to peak  | tj              | 1000 cycles, except ACLK,<br>Note 1 |      | 750          |      | ps    |

Note 1: Measured with 15 pF Load.

## Package Outline and Package Dimensions (16-pin TSSOP, 4.40 mm Body, 0.65 mm Pitch)

Package dimensions are kept current with JEDEC Publication No. 95



|        | Millimeters |            | Inch        | nes*       |
|--------|-------------|------------|-------------|------------|
| Symbol | Min Max     |            | Min         | Max        |
| A      |             | 1.20       |             | 0.047      |
| A1     | 0.05        | 0.15       | 0.002       | 0.006      |
| A2     | 0.80        | 1.05       | 0.032       | 0.041      |
| b      | 0.19 0.30   |            | 0.007       | 0.012      |
| С      | 0.09        | 0.20       | 0.0035      | 0.008      |
| D      | 4.90        | 5.1        | 0.193       | 0.201      |
| E      | 6.40 E      | BASIC      | 0.252 BASIC |            |
| E1     | 4.30        | 4.50       | 0.169       | 0.177      |
| е      | 0.65        | Basic      | 0.0256      | Basic      |
| L      | 0.45        | 0.75       | 0.018       | 0.030      |
| α      | <b>0</b> °  | <b>8</b> ° | 0°          | <b>8</b> ° |
| aaa    | 0.10        |            |             | 0.004      |

\*For reference only. Controlling dimensions in mm.



## **Ordering Information**

| Part / Order Number | Marking  | Shipping Packaging | Package      | Temperature |
|---------------------|----------|--------------------|--------------|-------------|
| MK2746GLF           | MK2746GL | Tubes              | 16-pin TSSOP | 0 to +70° C |
| MK2746GLFT          | MK2746GL | Tape and Reel      | 16-pin TSSOP | 0 to +70° C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

- C -

5

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/