#### **8-Bit CMOS Microcontroller** C501 #### **Preliminary** - Fully compatible to standard 8051 microcontroller - Versions for 12/24/40 MHz operating frequency - 8 K × 8 ROM (C501-1R only) - 256 × 8 RAM - Four 8-bit ports - Three 16-bit Timers / Counters (Timer 2 with Up/Down Counter feature) - USART - Six interrupt sources, two priority levels - Power Saving Modes - P-DIP-40, P-LCC-44 package, and P-MQFP-44 - Temperature ranges: SAB-C501G $T_A$ : 0 °C to 70 °C - SAF-C501G $T_A : -40 \,^{\circ}\text{C}$ to 110 $^{\circ}\text{C}$ (on request) The C501-L/C501-1R described in this document is compatible with the SAB 80C32/C52 and can be used for all present SAB 80C52 applications. The C501-1R contains a non-volatile $8K \times 8$ read-only program memory, a volatile $256 \times 8$ read/write data memory, four ports, three 16-bit timers counters, a seven source, two priority level interrupt structure and a serial port. The C501-L is identical, except that it lacks the program memory on chip. Therefore, the term C501 refers to both versions within this specification unless otherwise noted. Further, the term C501 refers to all versions which are available in the different temperature ranges, marked with SAB-C501G.... or SAF-C501G.... #### **Ordering Information** | Туре | Ordering Code | Package | Description (8-Bit CMOS microcontroller) | |-----------------|---------------|-----------|----------------------------------------------------------| | SAB-C501G-LN | Q67120-C0969 | P-LCC-44 | for external memory (12 MHz) | | SAB-C501G-LP | Q67120-C0968 | P-DIP-40 | | | SAB-C501G-LM | Q67126-C0970 | P-MQFP-44 | | | SAB-C501G-1RN | Q67120-DXXX | P-LCC-44 | with mask-programmable ROM (12 MHz) | | SAB-C501G-1RP | Q67120-DXXX | P-DIP-40 | | | SAB-C501G-1RM | Q67126-DXXX | P-MQFP-44 | | | SAB-C501G-L24N | Q67120-C1001 | P-LCC-44 | for external memory (24 MHz) | | SAB-C501G-L24P | Q67120-C0999 | P-DIP-40 | | | SAB-C501G-L24M | Q67126-C1014 | P-MQFP-44 | | | SAB-C501G-1R24N | Q67120-DXXX | P-LCC-44 | with mask-programmable ROM (24 MHz) | | SAB-C501G-1R24P | Q67120-DXXX | P-DIP-40 | | | SAB-C501G-1R24M | Q67126-DXXX | P-MQFP-44 | | | SAB-C501G-L40N | Q67120-C1002 | P-LCC-44 | for external memory (40 MHz) | | SAB-C501G-L40P | Q67120-C1000 | P-DIP-40 | | | SAB-C501G-L40M | Q67126-C1009 | P-MQFP-44 | | | SAB-C501G-1R40N | Q67120-DXXX | P-LCC-44 | with mask-programmable ROM (40 MHz) | | SAB-C501G-1R40P | Q67120-DXXX | P-DIP-40 | | | SAB-C501G-1R40M | Q67126-DXXX | P-MQFP-44 | | | SAF-C501G-LN | Q67120-C1013 | P-LCC-44 | for external memory (12 MHz) ext. temp. – 40 °C to 85 °C | | SAF-C501G-LM | Q67127-C1041 | P-MQFP-44 | | | SAF-C501G-LN | Q67120-C1010 | P-LCC-44 | for external memory (24 MHz) | | SAF-C501G-LP | Q67120-C1011 | P-DIP-40 | ext. temp. – 40 °C to 85 °C | | SAF-C501G-L40N | Q67126-C1051 | P-LCC-44 | for external memory (40 MHz) ext. temp. – 40 °C to 85 °C | Note: Versions for extended temperature range – 40 °C to 110 °C (SAH-C501G) on request. The ordering number of ROM types (DXXX extensions) is defined after program release (verification) of the customer. ### **Pin Configuration** #### **Pin Configuration** (top view) Logic Symbol #### Pin Definitions and Functions | Symbol | | Pin Numb | er | I/O*) | Function | | | | |-------------|----------|----------|----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | P-LCC-44 | P-DIP-40 | P-MQFP-44 | 1 | | | | | | P1.0 – P1.7 | 2-9 | 1-8 | 40–44,<br>1–3, | I/O | Port 1 is a bidirectional I/O port with internal pull-up resistors. Port 1 pins that have 1s written to them are pulled high by the internal pullup resistors, and in that state can be used as inputs. As inputs, port 1 pins being externally pulled low will source current (I <sub>IL</sub> , in the DC characteristics) because of the internal pull-up resistors. Port 1 also contains the timer 2 pins as secondary function. The output latch corresponding to a secondary function must be pro-grammed to a one (1) for that function to operate. | | | | | | 2 | 1 2 | 40<br>41 | | The secondary functions are assigned to the pins of port 1, as follows: P1.0 T2 Input to counter 2 P1.1 T2EX Capture - Reload trigger of timer 2 / Up-Down count | | | | <sup>\*)</sup> I = Input O = Output | Symbol | Pin Number | | | | Function | | | | |-------------|--------------|----------|-----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------|--| | | P-LCC-44 | P-DIP-40 | P-MQFP-44 | 1 | | | | | | P3.0 – P3.7 | 11,<br>13–19 | 10-17 | 5, 7–13 | I/O | is a bidirectional I/O port with internal pull-up resistors. Port 3 pins that have 1s written to them are pulled high by the internal pull-up resistors, and in that state they can be used as inputs. As inputs, port 3 pins being externally pulled low will source current (I <sub>IL</sub> , in the DC characteristics) because of the internal pull-up resistors. Port 3 also contains the interrupt, timer, serial port 0 and external memory strobe pins which are used by various options. The output latch corresponding to a secondary function must be programmed to a one (1) for that function to operate. The secondary functions are assigned to the pins of port 3, as follows: | | | | | | 11 | 10 | 5 | | P3.0 | R×D | receiver data input (asyn-<br>chronous) or data input<br>output (synchronous) of<br>serial interface 0 | | | | 13 | 11 | 7 | | P3.1 | T×D | transmitter data output<br>(asynchronous) or clock<br>output (synchronous) of<br>the serial interface 0 | | | | 14 | 12 | 8 | | P3.2 | ĪNT0 | interrupt 0 input/timer 0 gate control | | | | 15 | 13 | 9 | | P3.3 | INT1 | interrupt 1 input/timer 1 gate control | | | | 16 | 14 | 10 | | P3.4 | TO | counter 0 input | | | | 17 | 15 | 11 | | P3.5 | T1 | counter 1 input | | | | 18 | 16 | 12 | | P3.6 | WR | the write control signal lat-<br>ches the data byte from<br>port 0 into the external<br>data memory | | | | 19 | 17 | 13 | | P3.7 | RD | the read control signal<br>enables the external data<br>memory to port 0 | | <sup>\*)</sup> I = Input O = Output | Symbol | | Pin Numb | er | I/O*) | Function | |-------------|----------|----------|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | P-LCC-44 | P-DIP-40 | P-MQFP-44 | | | | XTAL2 | 20 | 18 | 14 | _ | XTAL2 Output of the inverting oscillator amplifier. | | XTAL1 | 21 | 19 | 15 | | XTAL1 Input to the inverting oscillator amplifier and input to the internal clock generator circuits. To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is divided down by a divide-by-two flip-flop. Minimum and maximum high and low times as well as rise fall times specified in the AC characteristics must be observed. | | P2.0 – P2.7 | 24–31 | 21-28 | 18–25 | I/O | is a bidirectional I/O port with internal pull-up resistors. Port 2 pins that have 1s written to them are pulled high by the internal pull-up resistors, and in that state they can be used as inputs. As inputs, port 2 pins being externally pulled low will source current (/III, in the DC characteristics) because of the internal pull-up resistors. Port 2 emits the highorder address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application it uses strong internal pull-up resistors when issuing 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 issues the contents of the P2 special function register. | <sup>\*)</sup> I = Input O = Output | Symbol | | Pin Numb | er | I/O*) | Function | | | |--------|----------|----------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | P-LCC-44 | P-DIP-40 | P-MQFP-44 | 1 | | | | | PSEN | 32 | 29 | 26 | 0 | The Program Store Enable output is a control signal that enables the external program memory to the bus during external fetch operations. It is activated every six oscillator periods except during external data memory accesses. Remains high during internal program execution. | | | | RESET | 10 | 9 | 4 | <b>1</b> | <b>RESET</b> A high level on this pin for two machine cycles while the oscillator is running resets the device. An internal diffused resistor to $V_{\rm SS}$ permits power-on reset using only an external capacitor to $V_{\rm CC}$ . | | | | ALE | 33 | 30 | 27 | 0 | The Address Latch Enable output is used for latching the low-byte of the address into external memory during normal operation. It is activated every six oscillator periods except during an external data memory access. | | | | ĒĀ | 35 | 31 | 29 | | External Access Enable When held at high level, instructions are fetched from the internal ROM (C501-1R only) when the PC is less than 2000 <sub>H</sub> . When held at low level, the C501 fetches all instructions from external program memory. For the C501-L this pin must be tied low. | | | <sup>\*)</sup> I = Input O = Output | Symbol | | Pin Numb | er | 1/0*) | Function | | | | |------------------------------|------------------|----------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | P-LCC-44 | P-DIP-40 | P-MQFP-44 | | | | | | | P0.0 – P0.7 | 43–36 | 39–32 | | | Port 0 is an 8-bit open-drain bidirectional I/O port. Port 0 pins that have 1s written to them float, and in that state can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program or data memory. In this application it uses strong internal pull-up resistors when issuing 1s. Port 0 also outputs the code bytes during program verification in the C501-1R. External pull-up resistors are required during program verification. | | | | | $\overline{V_{\mathtt{SS}}}$ | 22 | 20 | 16 | | Circuit ground potential | | | | | $\overline{V_{ m cc}}$ | 44 | 40 | 38 | † <del>-</del> | Supply terminal for all operating modes | | | | | N.C. | 1, 12,<br>23, 34 | _ | 6, 17,<br>28, 39 | - | No connection | | | | #### **Functional Description** The C501 is fully compatible to the standard 8051 microcontroller family. It is compatible with the SAB 80C52. While maintaining all architectural and operational characteristics of the SAB 80C52, the C501 incorporates some enhancements in the Timer2 Unit. Figure 1 shows a block diagram of the C501. Figure 1 Block Diagram of the C501 #### CPU The C501 is efficient both as a controller and as an arithmetic processor. It has extensive facilities for binary and BCD arithmetic and excels in its bit-handling capabilities. Efficient use of program memory results from an instruction set consisting of 44 % one-byte, 41 % two-byte, and $\,$ 15% three- byte instructions. With a 12 MHz crystal, 58% of the instructions are executed in 1.0µs 24 MHz: 500 ns, 40 MHz: 300 ns). #### **Special Function Register PSW** | | MSB | | | | | | | LSB | | |-----------------------|-----|----|----|-----|-----|----|----|-----|-----| | Bit No. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Addr. D0 <sub>H</sub> | CY | AC | F0 | RS1 | RS0 | ٥٧ | F1 | Р | PSW | | Bit | | Function | |-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------| | CY | | Carry Flag | | AC | | Auxiliary Carry Flag (for BCD operations) | | F0 | | General Purpose Flag | | RS1 | RS0 | Register Bank select control bits | | 0 | 0 | Bank 0 selected, data address 00 <sub>H</sub> - 07 <sub>H</sub> | | 0 | 1 | Bank 1 selected, data address 08 <sub>H</sub> - 0F <sub>H</sub> | | 1 | 0 | Bank 2 selected, data address 10 <sub>H</sub> - 17 <sub>H</sub> | | 1 | 1 | Bank 3 selected, data address 18 <sub>H</sub> - 1F <sub>H</sub> | | ov | | Overflow Flag | | F1 | | General Purpose Flag | | P | | Parity Flag Set/cleared by hardware each instruction cycle to indicate an odd/ even number of "one" bits in the accumulator, i.e. even parity. | Reset value of PSW is 00H. #### **Special Function Registers** All registers, except the program counter and the four general purpose register banks, reside in the special function register area. The 27 special function registers (SFR) include pointers and registers that provide an interface between the CPU and the other on-chip peripherals. There are also 128 directly addressable bits within the SFR area. All SEBs are listed in table 1, table 2, and table 3. In table 1 they are organized in numeric order of their addresses. In table 2 they are organized in groups which refer to the functional blocks of the C501. Table 3 illustrates the contents of the SFRs. Table 1 Special Function Registers in Numeric Order of their Addresses | Address | Register | Contents after Reset | Address | Register | Contents after Reset | |-----------------|------------------|-------------------------------------|-----------------|------------------|--------------------------| | 80 <sub>H</sub> | <b>PO</b> 1) | FFH | 98 <sub>H</sub> | SCON 1) | 00H | | 81 <sub>H</sub> | SP | 07 <sub>H</sub> | 99 <sub>H</sub> | SBUF | XXH <sup>2)</sup> | | 82 <sub>H</sub> | DPL | 00H | 9A <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 83 <sub>H</sub> | DPH | 00 <sub>H</sub> | 9B <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 84 <sub>H</sub> | reserved | XXH <sup>2)</sup> | 9C <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 85 <sub>H</sub> | reserved | XXH2) | 9D <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 86 <sub>H</sub> | reserved | XXH <sup>2)</sup> | 9E <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 87 <sub>H</sub> | PCON | 0XXX0000 <sub>B</sub> <sup>2)</sup> | 9FH | reserved | XXH <sup>2)</sup> | | 88 <sub>H</sub> | TCON 19 | 00 <sub>H</sub> | A0 <sub>H</sub> | P2 <sup>1)</sup> | FFH | | 89H | TMOD | 00H | A1 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 8A <sub>H</sub> | TLO | 00H | A2 <sub>H</sub> | reserved | XXH 2) | | 8B <sub>H</sub> | TL1 | 00H | A3 <sub>H</sub> | reserved | XXH 2) | | 8C <sub>H</sub> | TH0 | 00H | A4H | reserved | XXH <sup>2)</sup> | | 8D <sub>H</sub> | TH1 | 00 <sub>H</sub> | A5 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 8E <sub>H</sub> | reserved | XXH <sup>2)</sup> | A6 <sub>H</sub> | reserved | XXH 2) | | 8FH | reserved | XXH <sup>2)</sup> | A7H | reserved | XXH <sup>2)</sup> | | 90 <sub>H</sub> | P1 <sup>1)</sup> | FFH | A8 <sub>H</sub> | IE 1) | 0X000000 <sub>B</sub> 2) | | 91 <sub>H</sub> | reserved | 00H | A9 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 92 <sub>H</sub> | reserved | XXH <sup>2)</sup> | AAH | reserved | XXH <sup>2)</sup> | | 93 <sub>H</sub> | reserved | XXH <sup>2)</sup> | АВ <sub>Н</sub> | reserved | XXH <sup>2)</sup> | | 94 <sub>H</sub> | reserved | XX H <sup>21</sup> | ACH | reserved | XXH 2) | | 95 <sub>H</sub> | reserved | XXH <sup>21</sup> | $AD_H$ | reserved | XXH <sup>2)</sup> | | 96 <sub>H</sub> | reserved | XXH <sup>2)</sup> | AE <sub>H</sub> | reserved | XXH <sup>2)</sup> | | 97 <sub>H</sub> | reserved | XXH <sup>2)</sup> | AFH | reserved | XXH 2) | <sup>1)</sup> Bit-addressable Special Function Register <sup>2)</sup> X means that the value is indeterminate and the location is reserved Table 1 Special Function Registers in Numeric Order of their Addresses (cont'd) | Address | Register | Contents after Reset | Address | Register | Contents after Reset | |-----------------|--------------------|-------------------------------------|-----------------|-------------|-------------------------------| | B0 <sub>H</sub> | P3¹) | FFH | D8 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | B1H | reserved | XXH <sup>2)</sup> | D9H | reserved | XXH <sup>2)</sup> | | B2 <sub>H</sub> | reserved | XXH <sup>2)</sup> | DAH | reserved | XXH <sup>2)</sup> | | взн | reserved | XXH <sup>2)</sup> | DBH | reserved | XXH <sup>2)</sup> | | B4 <sub>H</sub> | reserved | хх <sub>Н 2)</sub> | DCH | reserved | XXH 2) | | В5 <sub>Н</sub> | reserved | XXH 2) | DDH | reserved | XXH 2) | | N6H | reserved | XXH <sup>2)</sup> | DEH | reserved | XXH 2) | | B7H | reserved | XXH <sup>2)</sup> | DFH | reserved | XXH <sup>2)</sup> | | B8 <sub>H</sub> | IP 1) | XX000000 <sub>B</sub> <sup>2)</sup> | E0 <sub>H</sub> | ACC 1) | 00 <sub>H</sub> | | в9 <sub>Н</sub> | reserved | XXH <sup>2)</sup> | E1H | reserved | XXH <sup>2)</sup> | | BA <sub>H</sub> | reserved | XXH <sup>2)</sup> | E2H | reserved | XXH <sup>2)</sup> | | ввн | reserved | XXH <sup>2)</sup> | E3H | reserved | XXH <sup>2)</sup> | | всн | reserved | XXH <sup>2)</sup> | E4H | reserved | XXH <sup>2)</sup> | | BD <sub>H</sub> | reserved | XX <sub>H</sub> <sup>2)</sup> | E5H | reserved | XXH <sup>2)</sup> | | BEH | reserved | XXH 2) | E6H | reserved | XXH 2) | | BFH | reserved | XXH <sup>2)</sup> | E7 <sub>H</sub> | reserved | XX <sub>H</sub> <sup>2)</sup> | | C0H | reserved | XXH <sup>2)</sup> | E8 <sub>H</sub> | reserved | XXH 2) | | C1H | reserved | XXH <sup>2)</sup> | E9H | reserved | XXH <sup>2)</sup> | | C2H | reserved | XXH <sup>2)</sup> | EA <sub>H</sub> | reserved | XXH 2) | | СЗН | reserved | XXH 2) | EBH | reserved | XXH <sup>2)</sup> | | C4 <sub>H</sub> | reserved | XXH <sup>2)</sup> | ECH | reserved | XXH <sup>2)</sup> | | C5H | reserved | XXH <sup>2)</sup> | EDH | reserved | XXH 2) | | C6H | reserved | XXH <sup>2)</sup> | EEH | reserved | XXH <sup>2)</sup> | | C7H | reserved | XXH <sup>2)</sup> | EFH | reserved | XXH 2) | | C8 <sub>H</sub> | T2CON | 00H | F0 <sub>H</sub> | <b>B</b> 1) | 00H | | C9 <sub>H</sub> | T2MOD | XXXXXXX0 <sub>B</sub> 2) | F1 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | CAH | RC2L | 00 <sub>H</sub> | F2 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | CB <sub>H</sub> | RC2H | 00H | F3 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | CCH | TL2 | 00 <sub>H</sub> | F4 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | CDH | TH2 | 00H | F5 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | CEH | reserved | XXH <sup>2)</sup> | F6 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | CFH | reserved | XXH <sup>2}</sup> | F7 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | D0 <sub>H</sub> | P\$W <sup>1)</sup> | 00H | F8 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | D1 <sub>H</sub> | reserved | XXH <sup>2)</sup> | F9 <sub>H</sub> | reserved | XXH <sup>2)</sup> | | D2 <sub>H</sub> | reserved | XXH <sup>2)</sup> | FAH | reserved | XXH <sup>2)</sup> | | D3 <sub>H</sub> | reserved | XX <sub>H</sub> <sup>2)</sup> | FB <sub>H</sub> | reserved | XXH <sup>2)</sup> | | D4 <sub>H</sub> | reserved | XXH <sup>2)</sup> | FCH | reserved | XXH <sup>2)</sup> | | D5 <sub>H</sub> | reserved | XXH <sup>2)</sup> | $FD_H$ | reserved | XXH <sup>2)</sup> | | D6 <sub>H</sub> | reserved | XXH 2) | FEH | reserved | XXH <sup>2)</sup> | | D7H | reserved | XXH 2) | FFH | reserved | XXH <sup>2)</sup> | <sup>&</sup>lt;sup>1)</sup> Bit-addressable Special Function Register <sup>2)</sup> X means that the value is indeterminate and the location is reserved Table 2 **Special Function Registers - Functional Blocks** | Block | Symbol | Name | Address | Contents<br>after Reset | |----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | CPU | ACC<br>B<br>DPH<br>DPL<br>PSW<br>SP | Accumulator B-Register Data Pointer, High Byte Data Pointer, Low Byte Program Status Word Register Stack Pointer | E0 <sub>H</sub> 1)<br>F0 <sub>H</sub> 1)<br>83 <sub>H</sub><br>82 <sub>H</sub><br>D0 <sub>H</sub> 1) | 00H<br>00H<br>00H<br>00H<br>00H<br>07H | | Interrupt<br>System | IE<br>IP | Interrupt Enable Register<br>Interrupt Priority Register | A8 <sub>H</sub> <sup>1)</sup><br>B8 <sub>H</sub> <sup>1)</sup> | 0X000000B <sup>2)</sup> | | Ports | P0<br>P1<br>P2<br>P3 | Port 0<br>Port 1<br>Port 2<br>Port 3 | 80 <sub>H</sub> 1)<br>90 <sub>H</sub> 1)<br>A0 <sub>H</sub> 1)<br>B0 <sub>H</sub> 1) | FF <sub>H</sub><br>FF <sub>H</sub> <sup>3)</sup><br>FF <sub>H</sub> | | Serial<br>Channels | PCON 2)<br>SBUF<br>SCON | Power Control Register Serial Channel Buffer Reg. Serial Channel 0 Control Reg. | 87 <sub>H</sub><br>99 <sub>H</sub><br><b>98H</b> 1) | 0XXX0000B <sup>2)</sup><br>XXH <sup>3)</sup><br>00H | | Timer 0 /<br>Timer 1 | TCON<br>TH0<br>TH1<br>TL0<br>TL1<br>TMOD | Timer 0/1 Control Register Timer 0, High Byte Timer 1, High Byte Timer 0, Low Byte Timer 1, Low Byte Timer Mode Register | 88 <sub>H</sub> ''<br>8C <sub>H</sub><br>8DH <sub>H</sub><br>8A <sub>H</sub><br>8B <sub>H</sub><br>89 <sub>H</sub> | 00H<br>00H<br>00H<br>00H<br>00H | | Timer 2 | T2CON<br>T2MOD<br>RC2H<br>RC2L<br>TH2<br>TL2 | Timer 2 Control Register Timer 2 Mode Register Timer 2 Reload Capture Reg., High Byte Timer 2 Reload Capture Reg., Low Byte Timer 2, High Byte Timer 2, Low Byte | C8H 17<br>C9H<br>CBH<br>CAH<br>CDH<br>CCH | 00H<br>00H<br>00H<br>00H<br>00H | | Pow. Sav.<br>Modes | PCON | Power Control Register | 87 <sub>H</sub> | 0XXX0000B <sup>2)</sup> | Bit-addressable special function registers This special function register is listed repeatedly since some bits of it also belong to other functional blocks X means that the value is indeterminate and the location is reserved Table 3 Contents of SFRs, SFRs in Numeric Order | Address | Register | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------|-------|-------|-----------|------|-------|-----|----------|--------| | 80 <sub>H</sub> | P0 | | | | | | | | | | 81 <sub>H</sub> | SP | | | 1 | | | | | 1 | | 82 <sub>H</sub> | DPL | | L | r<br>L.,, | 1 | l | | L | | | 83 <sub>H</sub> | DPH | | | | | I I | | 1 | | | 87 <sub>H</sub> | PCON | SMOD | | | | GF1 | GF0 | PDE | IDLE | | 88 <sub>H</sub> | TCON | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | | 89 <sub>H</sub> | TMOD | GATE | _ c/ī | M1 | MO | GATE | C/T | M1 | M0 | | 8A <sub>H</sub> | TL0 | | | | L | 1 T | | <u> </u> | | | 8B <sub>H</sub> | TL1 | | | i | J | 1 | | L | ]] | | 8C <sub>H</sub> | THO | | | L | L | l1 | | ! | | | 8DH | TH1 | | | 1 | | I | | T | | | 90 <sub>H</sub> | P1 | | | | | | | | | | 98 <sub>H</sub> | SCON | SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | 99 <sub>H</sub> | SBUF | | L | L | L | i i | | L | | | A0 <sub>H</sub> | P2 | | | | | [ | | | | | A8 <sub>H</sub> | IE | EA | | ET2 | ES | ET1 | EX1 | ET0 | EX0 | | B0 <sub>H</sub> | P3 | | | | | | | L | | | B8 <sub>H</sub> | IΡ | _ | | PT2 | PS | PT1 | PX1 | PT0 | PX0 | | C8 <sub>H</sub> | T2CON | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | | C9H | T2MOD | - | | | | | | | DCEN | | SFR bit and byte addressable | |------------------------------| | SFR not bit addressable | -: = this bit location is reserved Table 3 Contents of SFRs, SFRs in Numeric Order (cont'd) | Address | Register | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------|------------------|----|------------------|-----------|--------|-----|----|--------| | CAH | RC2L | 100 1 1<br>1 1 1 | | l<br>l . <u></u> | 1 ' - TTT | ,<br>! | | | 77<br> | | СВН | RC2H | [ | | 1<br>1. | i | ı | | | I | | CCH | TL2 | | | 1 | l<br>L | f | | | | | CDH | TH2 | [ | | J | 1 | l | | | T | | D0 <sub>H</sub> | PSW | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | | E0H | ACC | ĺ | | 1 | , | | , i | | | | F0 <sub>H</sub> | В | [ | | Į . | | I | | | | SFR bit and byte addressable SFR not bit addressable -: = this bit location is reserved #### Timer / Counter 0 and 1 Timer/Counter 0 and 1 can be used in four operating modes as listed in table 4: Table 4 Timer/Counter 0 and 1 Operating Modes | Mode | Description | | TM | OD | | Input Clock | | | |------|--------------------------------------------------------------------------------------------|------|-----|----|----|---------------------|---------------------|--| | | | Gate | с/т | M1 | MO | internal | external (max) | | | 0 | 8-bit timer/counter with a divide-by-32 prescaler | Х | X | 0 | 0 | fosc/12 - 32 | fosc/24 - 32 | | | 1 | 16-bit timer/counter | X | Χ | 1 | 1 | $f_{\rm OSC}/_{12}$ | $f_{\rm OSC}/_{24}$ | | | 2 | 8-bit timer/counter with<br>8-bit autoreload | X | X | 0 | 0 | fosc/12 | fosc/24 | | | 3 | Timer/counter 0 used as one<br>8-bit timer/counter and one<br>8-bit timer<br>Timer 1 stops | X | Х | 1 | 1 | fosc/12 | fosc/24 | | In the "timer" function (C/ $\overline{T}$ = '0') the register is incremented every machine cycle. Therefore the count rate is $f_{\rm OSC}/12$ . In the "counter" function the register is incremented in response to a 1-to-0 transition at its corresponding external input pin (P3.4/T0, P3.5/T1). Since it takes two machine cycles to detect a falling edge the max. count rate is $f_{\rm OSC}/24$ . External inputs $\overline{\rm INTO}$ and $\overline{\rm INTI}$ (P3.2, P3.3) can be programmed to function as a gate to facilitate pulse width measurements. **Figure 2** illustrates the input clock logic. Figure 2 Timer/Counter 0 and 1 Input Clock Logic #### Timer 2 Timer 2 is a 16-bit Timer/Counter with an up/down count feature. It can operate either as timer or as an event counter which is selected by bit $C/\overline{12}$ (T2CON.1). It has three operating modes as shown in **table 5**. Table 5 Timer/Counter 2 Operating Modes | | Т: | CON | | T2MOD | T2CON | Γ. | | Input | Clock | |------------------------|----------------------|------------|-------------------|-------|-------|---------------|------------------------------------------------|----------------------|-----------------------| | Mode | R×CLK<br>or<br>T×CLK | CP/<br>RL2 | TR2 | DCEN | EXEN | P1.1/<br>T2EX | Remarks | internal | external<br>(P1.0/T2) | | 16-bit<br>Auto- | 0 | 0 | 1 | 0 | О | × | reload upon<br>overflow | | · · | | reload | 0 | 0 | 1 | 0 | 1 | ↓ ↓ | reload trigger<br>(falling edge) | f <sub>osc</sub> /12 | max $f_{\rm osc}/24$ | | | 0 | 0 | 1 | 1 | Х | 0 | Down counting | | | | | 0 | 0 | 1 | 1 | Х | 1 | Up counting | | | | 16-bit<br>Cap-<br>ture | 0 | 1 | <b>1</b><br> <br> | × | 0 | × | 16 bit Timer/<br>Counter (only<br>up-counting) | | max | | | 0 | 1 | 1 | × | 1 | <b>†</b> | capture TH2,<br>TL2 → RC2H,<br>RC2L | f <sub>osc</sub> /12 | f <sub>osc</sub> /24 | | Baud<br>Rate<br>Gene- | 1 | Х | 1 | X | 0 | X | no overflow<br>interrupt<br>request (TF2) | | max | | rator | 1 | x | 1 | × | 1 | 1 | extra external interrupt ("Timer 2") | f <sub>osc</sub> /2 | f <sub>osc</sub> /24 | | off | X | x | 0 | X | Χ | 1 X | Timer 2 stops | _ | - | Note: ↓ = 🔪 falling edge #### Serial Interface (USART) The serial port is full duplex and can operate in four modes (one synchronous mode, three asynchronous modes) as illustrated in **table 6**. The possible baudrates can be calculated using the formulas given in **table 7**. Table 6 USART Operating Modes | sc | | ON | Baudrate | Description | |----------|--------------------------|-----|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Mode SM0 | SM0 | SM1 | | | | 0 | 0 0 f <sub>osc</sub> /12 | | f <sub>osc</sub> /12 | Serial data enters and exits through R×D. T×D outputs the shift clock. 8-bit are transmitted/received (LSB first) | | 1 | 0 | 1 | Timer 1/2 overflow rate | 8-bit UART 10 bits are transmitted (through T×D) or received (R×D) | | 2 | 1 | 0 | f <sub>osc</sub> /32 or f <sub>osc</sub> /64 | 9-bit UART<br>11 bits are transmitted (T×D) or<br>received (R×D) | | 3 | 1 | 1 | Timer 1/2 overflow rate | 9-bit UART<br>Like mode 2 except the variable baud rate | Table 7 Formulas for Calculating Baudrates | Baud Rate derived from | Interface Mode | Baudrate | |-------------------------------------|----------------|------------------------------------------------------------------------------------| | Oscillator | 0 | f <sub>osc</sub> /12 | | | 2 | $(2^{\text{SMOD}} \times f_{\text{OSC}}) / 64$ | | Timer 1 (16-bit timer) | 1,3 | (2 <sup>SMOD</sup> × timer 1 overflow rate) /32 | | (8-bit timer with 8-bit autoreload) | 1,3 | $(2^{\text{SMOD}} \times f_{\text{OSC}}) / (32 \times 12 \times (256\text{-TH1}))$ | | Timer 2 | 1,3 | f <sub>osc</sub> / (32 × (65536-(RC2H, RC2L)) | #### Interrupt System The C501 provides 6 interrupt sources with two priority levels. **Figure 3** gives a general overview of the interrupt sources and illustrates the request and control flags. Figure 3 Interrupt Request Sources Table 8 Interrupt Sources and their Corresponding Interrupt Vectors | Source (Request Flags) | Vector | Vector Address | |------------------------|-----------------------|-------------------| | IE0 | External interrupt 0 | 0003 <sub>H</sub> | | TF0 | Timer 0 interrupt | 000B <sub>H</sub> | | IE1 | External interrupt 1 | 0013 <sub>H</sub> | | TF1 | Timer 1 interrupt | 001B <sub>H</sub> | | RI + TI | Serial port interrupt | 0023 <sub>H</sub> | | TF2 + EXF2 | Timer 2 interrupt | 002B <sub>H</sub> | A low-priority interrupt can itself be interrupted by a high-priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source. If two requests of different priority level are received simultaneously, the request of higher priority is serviced. If requests of the same priority are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence as shown in **table 9**. Table 9 Interrupt Priority-Within-Level | Interrupt | Priority | | |-----------------------|------------|------| | External Interrupt 0, | IE0 | High | | Timer 0 Interrupt, | TF0 | _ | | External Interrupt 1, | IE1 | 1 | | Timer 1 Interrupt, | TF1 | | | Serial Channel, | RI + TI | | | Timer 2 Interrupt, | TF2 + EXF2 | Low | | • | | | #### **Power Saving Modes** Two power down modes are available, the Idle Mode and Power Down Mode. The bits PDE and IDLE of the register PCON select the Power Down mode or the Idle mode, respectively. If the Power Down mode and the Idle mode are set at the same time, the Power Down mode takes precedence. **Table 10** gives a general overview of the power saving modes. Table 10 Power Saving Modes Overview | Mode | Entering<br>Instruction<br>Example | Leaving by | Remarks | |--------------------|------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | Idle mode | ORL PCON, #01H | <ul><li>enabled interrupt</li><li>Hardware Reset</li></ul> | CPU is gated off CPU status registers maintain their data. Peripherals are active | | Power-Down<br>Mode | ORL PCON, #02H | Hardware Reset | Oscillator is stopped, contents of on-chip RAM and SFR's are maintained (leaving Power Down Mode means redefinition of SFR contents). | In the Power Down mode of operation, $V_{\rm CC}$ can be reduced to minimize power consumption. It must be ensured, however, that $V_{\rm CC}$ is not reduced before the Power Down mode is invoked, and that $V_{\rm CC}$ is restored to its normal operating level, before the Power Down mode is terminated. The reset signal that terminates the Power Down mode also restarts the oscillator. The reset should not be activated before $V_{\rm CC}$ is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize (similar to power-on reset). #### **Absolute Maximum Ratings** | Ambient temperature under bias (T <sub>A</sub> ) | 40 to + 85 ℃ | |----------------------------------------------------------------------|---------------------------------| | Storage temperature $(T_{SI})$ | – 65 to + 150 ℃ | | Voltage on $V_{\rm CC}$ pins with respect to ground ( $V_{\rm SS}$ ) | – 0.5 V to 6.5 V | | Voltage on any pin with respect to ground ( $V_{\rm SS}$ ) | – 0.5 V to $V_{\rm CC}$ + 0.5 V | | Input current on any pin during overload condition | | | Absolute sum of all input currents during overload condition | 1 100 mA I | | Power dissipation | TBD | **Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage of the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for longer periods may affect device reliability. During overload conditions $(V_{\rm IN} > V_{\rm CC} \text{ or } V_{\rm IN} < V_{\rm SS})$ the Voltage on $V_{\rm CC}$ pins with respect to ground $(V_{\rm SS})$ must not exceed the values defined by the absolute maximum ratings. ### DC Characteristics $V_{\rm CC}$ = 5 V + 10 %, - 15 %; $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = 0 °C to 70 °C for the SAB-C501 $T_{\rm A}$ = - 40 °C to 85 °C for the SAF-C501 | | | 74 - 40 0 to 65 C for the SAF-C501 | | | | | | |--------------------------------------------------------------------|-------------------|--------------------------------------|---------------------------|------|------------------------------------------------------------------|--|--| | Parameter | Symbol | Limit | Values | Unit | <b>Test Condition</b> | | | | · · · · · · · · · · · · · · · · · | | min. | max. | | | | | | Input low voltage (except EA, RESET) | $V_{\rm L}$ | - 0.5 | 0.2 V <sub>cc</sub> – 0.1 | ٧ | 1- | | | | Input low voltage (EA) | $V_{IL}$ | - 0.5 | $0.2 V_{\rm CC} - 0.3$ | V | - | | | | Input low voltage (RESET) | $V_{IL2}$ | - 0.5 | $0.2 V_{\rm cc} + 0.1$ | v | _ | | | | Input high voltage (except XTAL1, EA, RESET) | $V_{IH}$ | $0.2 V_{\rm CC} + 0.9$ | $V_{\rm CC}$ + 0.5 | V | _ | | | | Input high voltage to XTAL1 | V <sub>IH 1</sub> | 0.7 V <sub>CC</sub> | $V_{\rm CC} + 0.5$ | V | | | | | Input high voltage to $\overline{EA},$ RESET | V <sub>IH 2</sub> | 0.6 V <sub>CC</sub> | V <sub>cc</sub> + 0.5 | V | _ | | | | Output low voltage (ports 1, 2, 3) | $V_{OL}$ | _ | 0.45 | V | I <sub>OL</sub> = 1.6 mA <sup>1)</sup> | | | | Output low voltage (port 0, ALE, PSEN) | V <sub>OL 1</sub> | - | 0.45 | V | $I_{\rm OL} = 3.2 {\rm mA}^{ 1)}$ | | | | Output high voltage<br>(ports 1, 2, 3) | $V_{OH}$ | 2.4<br>0.9 V <sub>CC</sub> | | v | $I_{OH} = -80 \mu\text{A},$ $I_{OH} = -10 \mu\text{A}$ | | | | Output high voltage<br>(port 0 in external bus mode,<br>ALE, PSEN) | V <sub>он 1</sub> | 2.4<br>0.9 V <sub>CC</sub> | · · · <br> | v | $I_{OH} = -800 \mu\text{A}^{2}$ , $I_{OH} = -80 \mu\text{A}^{2}$ | | | | Logic 0 input current (ports 1, 2, 3) | I <sub>IL</sub> | <b>– 10</b> | _ 50 | μА | $V_{\rm IN} = 0.45 \ { m V}$ | | | | Logical 1-to-0 transition current (ports 1, 2, 3) | I <sub>TL</sub> | <b>- 65</b> | - 650 | μА | $V_{\text{IN}} = 2 \text{ V}$ | | | | nput leakage current<br>port 0, EA) | I <sub>LI</sub> | | ± 1 | μА | $0.45 < V_{\rm IN} < V_{\rm CC}$ | | | | Pin capacitance | $C_{10}$ | - | 10 | | $f_{\rm C}$ = 1 MHz,<br>$T_{\rm A}$ = 25 °C | | | | Power supply current: | | | | | · A - 25 0 | | | | Active mode, 12 MHz 7 | I <sub>cc</sub> | - : | 21 | mA | $V_{\rm GC} = 5 \text{ V}, 4)$ | | | | Idle mode, 12 MHz7 | Icc | _ | 4.8 | mA | $V_{\rm CC} = 5 \text{ V}, ^{5}$ | | | | Active mode, 24 MHz 7) | I <sub>CC</sub> | _ | 36.2 | i | $V_{\rm GC} = 5 \text{ V},^{4}$ | | | | Idle mode, 24 MHz 71 | I <sub>cc</sub> | - | 8.2 | | $V_{\rm CC} = 5 \text{ V}, 5$ | | | | Active mode, 40 MHz <sup>71</sup> | I <sub>cc</sub> | _ | 56.5 | | $V_{\rm CC}$ = 5 V, 4) | | | | Idle mode, 40 MHz7 | I <sub>cc</sub> | - | 12.7 | | $V_{\rm CC} = 5 \text{ V}, 5)$ | | | | Power Down Mode | I <sub>PD</sub> | - | 50 | | $V_{\rm CC} = 2 \dots 5.5 V^{3}$ | | | - Of Capacitive loading on ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub> of ALE and port 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operation. In the worst case (capacitive loading > 100 pF), the noise pulse on ALE line may exceed 0.8 V. In such cases it may be desirable to qualify ALE with a schmitt-trigger, or use an address latch with a schmitt-trigger strobe input. - Capacitive loading on ports 0 and 2 may cause the $V_{\rm OH}$ on ALE and $\overline{\rm PSEN}$ to momentarily fall bellow the 0.9 $V_{\rm CC}$ specification when the address lines are stabilizing. - $\frac{3}{I_{PD}}$ (Power Down Mode) is measured under following conditions: EA = Port0 = $V_{CC}$ ; RESET = $V_{SS}$ ; XTAL2 = N.C.; XTAL1 = $V_{SS}$ ; all other pins are disconnected. - 4) I<sub>CC</sub> (active mode) is measured with: XTAL1 driven with I<sub>CLCH</sub>, I<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>CC</sub> - 0.5 V; XTAL2 = N.C.; EA = Port0 = RESET= V<sub>CC</sub>; all other pins are disconnected. I<sub>CC</sub> would be slightly higher if a crystal oscillator is used (appr. 1 mA). - $I_{\rm CC}$ (Idle mode) is measured with all output pins disconnected and with all peripherals disabled; XTAL1 driven with $I_{\rm CLCH}$ , $I_{\rm CHCL}$ = 5 ns, $V_{\rm IL}$ = $V_{\rm SS}$ + 0.5 V, $V_{\rm IH}$ = $V_{\rm CC}$ 0.5 V; XTAL2 = N.C.; RESET = $\overline{\rm EA}$ = $V_{\rm SS}$ ; Port0 = $V_{\rm CC}$ ; all other pins are disconnected; - 7) $I_{\rm CC\,max}$ at other frequencies is given by: active mode: $I_{\rm CC} = 1.27 \times f_{\rm OSC} + 5.73$ idle mode: $I_{\rm CC} = 0.28 \times f_{\rm OSC} + 1.45$ where $f_{\rm OSC}$ is the oscillator frequency in MHz. $I_{\rm CC}$ values are given in mA and measured at $V_{\rm CC}$ = 5 V.