# 8-Kb and 16-Kb SPI Serial CMOS EEPROM #### **FEATURES** - 10 MHz SPI compatible - 1.8V to 5.5V supply voltage range - SPI modes (0,0) & (1,1) - 32-byte page write buffer - Self-timed write cycle - Hardware and software protection - Block write protection - Protect 1/4, 1/2 or entire EEPROM array - Low power CMOS technology - 1,000,000 program/erase cycles - 100 year data retention - Industrial temperature range - RoHS-compliant 8 lead PDIP, SOIC, TSSOP and 8-pad TDFN, UDFN packages #### DESCRIPTION The CAT25080/25160 are 8-Kb/16-Kb Serial CMOS EEPROM devices internally organized 1024x8/2048x8 bits. They feature a 32-byte page write buffer and support the Serial Peripheral Interface (SPI) protocol. The device is enabled through a Chip Select (CS) input. In addition, the required bus signals are a clock input (SCK), data input (SI) and data output (SO) lines. The HOLD input may be used to pause any serial communication with CAT25080/25160 device. These devices feature software and hardware write protection, including partial as well as full array protection. #### PIN CONFIGURATION PDIP (L) SOIC (V) TSSOP (Ý) TDFN (VP2) UDFN (HU2) CS $V_{\text{CC}} \\$ SO 2 HOLD $\overline{\mathsf{WP}}$ 3 6 SCK 5 SI #### PIN FUNCTION | Pin Name | Function | |-----------------|-------------------------| | <u>cs</u> | Chip Select | | SO | Serial Data Output | | WP | Write Protect | | V <sub>SS</sub> | Ground | | SI | Serial Data Input | | SCK | Serial Clock | | HOLD | Hold Transmission Input | | V <sub>CC</sub> | Power Supply | #### **FUNCTIONAL SYMBOL** For Ordering Information details, see page 16. # ABSOLUTE MAXIMUM RATINGS(1) | Parameters | Ratings | Units | |----------------------------------------------------------|--------------------------|-------| | Storage Temperature | -65 to +150 | °C | | Voltage on any Pin with Respect to Ground <sup>(2)</sup> | $-0.5$ to $V_{CC}$ + 0.5 | V | ## RELIABILITY CHARACTERISTICS(3) | Symbol | Parameter | Min | Units | |-----------------|----------------|-----------|-----------------------| | $N_{END}^{(4)}$ | Endurance | 1,000,000 | Program/ Erase Cycles | | $T_DR$ | Data Retention | 100 | Years | #### D.C. OPERATING CHARACTERISTICS $V_{CC}$ = +1.8V to +5.5V, $T_A$ =-40°C to +85°C unless otherwise specified. | Symbol | Parameter | Test Conditions | Min | Max | Units | |------------------|------------------------|-----------------------------------------------------------------------------------------------------------|------------------------|-----------------------|-------| | I <sub>CC</sub> | Supply Current | Read, Write, $V_{CC}$ = 5.0V, $f_{SCK}$ = 10MHz, SO open | | 2 | mA | | I <sub>SB1</sub> | Standby Current | $V_{IN} = GND \text{ or } V_{CC}$ , $\overline{CS} = V_{CC}$ , $\overline{WP} = V_{CC}$ , $V_{CC} = 5.0V$ | | 2 | μA | | I <sub>SB2</sub> | Standby Current | $V_{IN} = GND \text{ or } V_{CC}$ , $\overline{CS} = V_{CC}$ , $\overline{WP} = GND$ , $V_{CC} = 5.0V$ | | 4 | μA | | ΙL | Input Leakage Current | $V_{IN}$ = GND or $V_{CC}$ | -2 | 2 | μΑ | | $I_{LO}$ | Output Leakage Current | $\overline{\text{CS}}$ = V <sub>CC</sub> , V <sub>OUT</sub> = GND or V <sub>CC</sub> | -1 | 1 | μA | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | $0.3V_{CC}$ | V | | V <sub>IH</sub> | Input High Voltage | | 0.7V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | V <sub>OL1</sub> | Output Low Voltage | V <sub>CC</sub> > 2.5V, I <sub>OL</sub> = 3.0mA | | 0.4 | V | | V <sub>OH1</sub> | Output High Voltage | $V_{CC} > 2.5V, I_{OH} = -1.6mA$ | V <sub>CC</sub> - 0.8V | | V | | V <sub>OL2</sub> | Output Low Voltage | $V_{CC} > 1.8V$ , $I_{OL} = 150\mu A$ | | 0.2 | V | | V <sub>OH2</sub> | Output High Voltage | $V_{CC} > 1.8V$ , $I_{OH} = -100\mu A$ | V <sub>CC</sub> - 0.2V | | V | # PIN CAPACITANCE<sup>(3)</sup> $T_A = 25^{\circ}C$ , f = 1.0MHz, $V_{CC} = +5.0V$ | Symbol | Test | Conditions | Min | Тур | Max | Units | |------------------|-------------------------------------------|----------------|-----|-----|-----|-------| | C <sub>OUT</sub> | Output Capacitance (SO) | $V_{OUT} = 0V$ | | | 8 | pF | | C <sub>IN</sub> | Input Capacitance (CS, SCK, SI, WP, HOLD) | $V_{IN} = 0V$ | | | 8 | рF | - (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. - (2) The DC input voltage on any pin should not be lower than -0.5V or higher than $V_{CC}$ + 0.5V. During transitions, the voltage on any pin may undershoot to no less than -1.5V or overshoot to no more than $V_{CC}$ + 1.5V, for periods of less than 20ns. - (3) These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods. - (4) Page Mode, V<sub>CC</sub> = 5V, 25°C # A.C. CHARACTERISTICS $T_A$ = -40°C to +85°C, unless otherwise specified. (1) | | | V <sub>CC</sub> = 1.8V-5.5V | | V <sub>CC</sub> = 2. | .5V-5.5V | | |--------------------------------|-----------------------------|-----------------------------|------|----------------------|----------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | f <sub>SCK</sub> | Clock Frequency | DC | 5 | DC | 10 | MHz | | t <sub>su</sub> | Data Setup Time | 30 | | 20 | | ns | | t <sub>H</sub> | Data Hold Time | 30 | | 20 | | ns | | t <sub>WH</sub> | SCK High Time | 75 | | 40 | | ns | | $t_WL$ | SCK Low Time | 75 | | 40 | | ns | | $t_LZ$ | HOLD to Output Low Z | | 50 | | 25 | ns | | t <sub>RI</sub> <sup>(2)</sup> | Input Rise Time | | 2 | | 2 | μs | | t <sub>FI</sub> <sup>(2)</sup> | Input Fall Time | | 2 | | 2 | μs | | t <sub>HD</sub> | HOLD Setup Time | 0 | | 0 | | ns | | t <sub>CD</sub> | HOLD Hold Time | 10 | | 10 | | ns | | t <sub>V</sub> | Output Valid from Clock Low | | 75 | | 40 | ns | | t <sub>HO</sub> | Output Hold Time | 0 | | 0 | | ns | | t <sub>DIS</sub> | Output Disable Time | | 50 | | 20 | ns | | t <sub>HZ</sub> | HOLD to Output High Z | | 100 | | 25 | ns | | t <sub>CS</sub> | CS High Time | 50 | | 15 | | ns | | t <sub>CSS</sub> | CS Setup Time | 50 | | 15 | | ns | | t <sub>CSH</sub> | CS Hold Time | 50 | | 15 | | ns | | t <sub>WPS</sub> | WP Setup Time | 10 | | 10 | | ns | | t <sub>WPH</sub> | WP Hold Time | 10 | | 10 | | ns | | t <sub>WC</sub> <sup>(4)</sup> | Write Cycle Time | | 5 | | 5 | ms | # Power-Up Timing<sup>(2)(3)</sup> | Symbol | Parameter | Max. | Units | |------------------|-----------------------------|------|-------| | t <sub>PUR</sub> | Power-up to Read Operation | 1 | ms | | t <sub>PUW</sub> | Power-up to Write Operation | 1 | ms | #### Notes: (1) AC Test Conditions: Input Pulse Voltages: 0.3V<sub>CC</sub> to 0.7V<sub>CC</sub> Input rise and fall times: ≤ 10ns Input and output reference voltages: 0.5V<sub>CC</sub> Output load: current source $I_{OL max}/I_{OH max}$ ; $C_L = 50pF$ - (2) This parameter is tested initially and after a design or process change that affects the parameter. - (3) t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated. - (4) two is the time from the rising edge of $\overline{\text{CS}}$ after a valid write sequence to the end of the internal write cycle. #### PIN DESCRIPTION **SI:** The serial data input pin accepts op-codes, addresses and data. In SPI modes (0,0) and (1,1) input data is latched on the rising edge of the SCK clock input. **SO:** The serial data output pin is used to transfer data out of the device. In SPI modes (0,0) and (1,1) data is shifted out on the falling edge of the SCK clock. **SCK:** The serial clock input pin accepts the clock provided by the host and used for synchronizing communication between host and CAT25080/160. **CS:** The chip select input pin is used to enable/disable the CAT25080/160. When $\overline{\text{CS}}$ is high, the SO output is tri-stated (high impedance) and the device is in Standby Mode (unless an internal write operation is in progress). Every communication session between host and CAT25080/160 must be preceded by a high to low transition and concluded with a low to high transition of the CS input. **WP:** The write protect input pin will allow all write operations to the device when held high. When $\overline{\text{WP}}$ pin is tied low and the WPEN bit in the Status Register (refer to Status Register description, later in this Data Sheet) is set to "1", writing to the Status Register is disabled. **HOLD:** The $\overline{\text{HOLD}}$ input pin is used to pause transmission between host and CAT25080/160, without having to retransmit the entire sequence at a later time. To pause, $\overline{\text{HOLD}}$ must be taken low and to resume it must be taken back high, with the SCK input low during both transitions. When not used for pausing, the $\overline{\text{HOLD}}$ input should be tied to $V_{\text{CC}}$ , either directly or through a resistor. ### **FUNCTIONAL DESCRIPTION** The CAT25080/160 devices support the Serial Peripheral Interface (SPI) bus protocol, modes (0,0) and (1,1). The device contains an 8-bit instruction register. The instruction set and associated op-codes are listed in Table 1. Reading data stored in the CAT25080/160 is accomplished by simply providing the READ command and an address. Writing to the CAT25080/160, in addition to a WRITE command, address and data, also requires enabling the device for writing by first setting certain bits in a Status Register, as will be explained later. After a high to low transition on the $\overline{CS}$ input pin, the CAT25080/160 will accept any one of the six instruction op-codes listed in Table 1 and will ignore all other possible 8-bit combinations. The communication protocol follows the timing from Figure 1. Table 1: Instruction Set | Instruction | Opcode | Operation | |-------------|-----------|--------------------------| | WREN | 0000 0110 | Enable Write Operations | | WRDI | 0000 0100 | Disable Write Operations | | RDSR | 0000 0101 | Read Status Register | | WRSR | 0000 0001 | Write Status Register | | READ | 0000 0011 | Read Data from Memory | | WRITE | 0000 0010 | Write Data to Memory | Figure 1. Synchronous Data Timing #### STATUS REGISTER The Status Register, as shown in Table 2, contains a number of status and control bits. The RDY (Ready) bit indicates whether the device is busy with a write operation. This bit is automatically set to 1 during an internal write cycle, and reset to 0 when the device is ready to accept commands. For the host, this bit is read only. The WEL (Write Enable Latch) bit is set/reset by the WREN/WRDI commands. When set to 1, the device is in a Write Enable state and when set to 0, the device is in a Write Disable state. The BP0 and BP1 (Block Protect) bits determine which blocks are currently write protected. They are set by the user with the WRSR command and are non-volatile. The user is allowed to protect a quarter, one half or the entire memory, by setting these bits according to Table 3. The protected blocks then become read-only. The WPEN (Write Protect Enable) bit acts as an enable for the $\overline{WP}$ pin. Hardware write protection is enabled when the $\overline{WP}$ pin is low and the WPEN bit is 1. This condition prevents writing to the status register and to the block protected sections of memory. While hardware write protection is active, only the non-block protected memory can be written. Hardware write protection is disabled when the $\overline{WP}$ pin is high or the WPEN bit is 0. The WPEN bit, $\overline{WP}$ pin and WEL bit combine to either permit or inhibit Write operations, as detailed in Table 4. Table 2. Status Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|-----|-----|-----|-----| | WPEN | 0 | 0 | 0 | BP1 | BP0 | WEL | RDY | Table 3. Block Protection Bits | Status Ro | egister Bits | Array Address Brotostod | Protection | |-----------|--------------|-------------------------|----------------------------| | BP1 | BP0 | Array Address Protected | Protection | | 0 | 0 | None | No Protection | | 0 | 1 | 25080: 0300-03FF | Quarter Array Protection | | | 1 | 25160: 0600-07FF | - Quarter Array Protection | | 1 | 0 | 25080: 0200-03FF | Half Array Protection | | ' | U | 25160: 0400-07FF | - Half Array Protection | | 4 | 1 | 25080: 0000-03FF | Full Array Protection | | ı | l | 25160: 0000-07FF | Full Array Protection | **Table 4. Write Protect Conditions** | WPEN | WP | WEL | Protected<br>Blocks | Unprotected<br>Blocks | Status<br>Register | |------|------|-----|---------------------|-----------------------|--------------------| | 0 | X | 0 | Protected | Protected | Protected | | 0 | X | 1 | Protected | Writable | Writable | | 1 | Low | 0 | Protected | Protected | Protected | | 1 | Low | 1 | Protected | Writable | Protected | | X | High | 0 | Protected | Protected | Protected | | Х | High | 1 | Protected | Writable | Writable | ### WRITE OPERATIONS The CAT25080/160 device powers up into a write disable state. The device contains a Write Enable Latch (WEL) which must be set before attempting to write to the memory array or to the status register. In addition, the address of the memory location(s) to be written must be outside the protected area, as defined by BP0 and BP1 bits from the status register. #### Write Enable and Write Disable The internal Write Enable Latch and the corresponding Status Register WEL bit are set by sending the WREN instruction to the CAT25080/160. Care must be taken to take the $\overline{\text{CS}}$ input high after the WREN instruction, as otherwise the Write Enable Latch will not be properly set. WREN timing is illustrated in Figure 2. The WREN instruction must be sent prior any WRITE or WRSR instruction. The internal write enable latch is reset by sending the WRDI instruction as shown in Figure 3. Disabling write operations by resetting the WEL bit, will protect the device against inadvertent writes. Note: Dashed Line = mode (1, 1) - - - - - Figure 3. WRDI Timing #### **Byte Write** Once the WEL bit is set, the user may execute a write sequence, by sending a WRITE instruction, a 16-bit address and data as shown in Figure 4. Only 10 significant address bits are used by the CAT25080 and 11 by the CAT25160. The rest are don't care bits, as shown in Table 5. Internal programming will start after the low to high $\overline{CS}$ transition. During an internal write cycle, all commands, except for RDSR (Read Status Register) will be ignored. The $\overline{RDY}$ bit will indicate if the internal write cycle is in progress ( $\overline{RDY}$ high), or the the device is ready to accept commands ( $\overline{RDY}$ low). #### **Page Write** After sending the first data byte to the CAT25080/160, the host may continue sending data, up to a total of 32 bytes, according to timing shown in Figure 5. After each data byte, the lower order address bits are automatically incremented, while the higher order address bits (page address) remain unchanged. If during this process the end of page is exceeded, then loading will "roll over" to the first byte in the page, thus possibly overwriting previoualy loaded data. Following completion of the write cycle, the CAT25080/160 is automatically returned to the write disable state. Table 5. Byte Address | Device | Address Significant Bits | Address Don't Care Bits | # Address Clock Pulse | |----------|--------------------------|-------------------------|-----------------------| | CAT25080 | A9 - A0 | A15 - A10 | 16 | | CAT25160 | A10 - A0 | A15 - A11 | 16 | Note: Dashed Line = mode (1, 1) - - - - - Figure 5. Page WRITE Timing \*Please check the Byte Address Table. (Table 5) ## Write Status Register The Status Register is written by sending a WRSR instruction according to timing shown in Figure 6. Only bits 2, 3 and 7 can be written using the WRSR command. #### Write Protection The Write Protect (\$\overline{WP}\$) pin can be used to protect the Block Protect bits BP0 and BP1 against being inadvertently altered. When \$\overline{WP}\$ is low and the WPEN bit is set to "1", write operations to the Status Register are inhibited. \$\overline{WP}\$ going low while \$\overline{CS}\$ is still low will interrupt a write to the status register. If the internal write cycle has already been initiated, \$\overline{WP}\$ going low will have no effect on any write operation to the Status Register. The \$\overline{WP}\$ pin function is blocked when the WPEN bit is set to "0". The \$\overline{WP}\$ input timing is shown in Figure 7. Note: Dashed Line = mode (1, 1) - - - - - Figure 7. WP Timing #### **READ OPERATIONS** ## **Read from Memory Array** To read from memory, the host sends a READ instruction followed by a 16-bit address (see Table 5 for the number of significant address bits). After receiving the last address bit, the CAT25080/160 will respond by shifting out data on the SO pin (as shown in Figure 8). Sequentially stored data can be read out by simply continuing to run the clock. The internal address pointer is automatically incremented to the next higher address as data is shifted out. After reaching the highest memory address, the address counter "rolls over" to the lowest memory address, and the read cycle can be continued indefinitely. The read operation is terminated by taking $\overline{\text{CS}}$ high. #### **Read Status Register** To read the status register, the host simply sends a RDSR command. After receiving the last bit of the command, the CAT25080/160 will shift out the contents of the status register on the SO pin (Figure 9). The status register may be read at any time, including during an internal write cycle. <sup>\*</sup> Please check the Byte Address Table (Table 5). Note: Dashed Line = mode (1, 1) - - - - - ### **Hold Operation** The HOLD input can be used to pause communication between host and CAT25080/160. To pause, HOLD must be taken low while SCK is low (Figure 10). During the hold condition the device must remain selected (CS low). During the pause, the data output pin (SO) is tristated (high impedance) and SI transitions are ignored. To resume communication, HOLD must be taken high while SCK is low. #### **DESIGN CONSIDERATIONS** The CAT25080/160 devices incorporate Power-On Reset (POR) circuitry which protects the internal logic against powering up in the wrong state. The device will power up into Standby mode after $V_{CC}$ exceeds the POR trigger level and will power down into Reset mode when $V_{CC}$ drops below the POR trigger level. This bidirectional POR behavior protects the device against 'brown-out' failure following a temporary loss of power. The CAT25080/160 device powers up in a write disable state and in a low power standby mode. A WREN instruction must be issued prior any writes to the device. After power up, the CS pin must be brought low to enter a ready state and receive an instruction. After a successful byte/page write or status register write, the device goes into a write disable mode. The CS input must be set high after the proper number of clock cycles to start the internal write cycle. Access to the memory array during an internal write cycle is ignored and programming is continued. Any invalid op-code will be ignored and the serial output pin (SO) will remain in the high impedance state. # **PACKAGE OUTLINES** # 8-IEAD 300MIL WIDE PLASTIC DIP (L) | SYMBOL | MIN | NOM | MAX | |--------|------|----------|-------| | Α | | | 4.57 | | A1 | 0.38 | | | | A2 | 3.05 | | 3.81 | | b | 0.36 | 0.46 | 0.56 | | b2 | 1.14 | | 1.77 | | С | 0.21 | 0.26 | 0.35 | | D | 9.02 | | 10.16 | | E | 7.62 | 7.87 | 8.25 | | E1 | 6.09 | 6.35 | 7.11 | | е | | 2.54 BSC | | | еВ | 7.87 | | 9.65 | | L | 2.92 | | 3.81 | For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - (1) All dimensions are in millimeters. - (2) Complies with JEDEC specification MS001 - (3) Dimensioning and tolerancing per ANSI Y14.5M-1982. # 8-LEAD 150 MIL SOIC (V) | SYMBOL | MIN | NOM | MAX | |--------|------|----------|------| | A1 | 0.10 | | 0.25 | | Α | 1.35 | | 1.75 | | b | 0.33 | | 0.51 | | С | 0.19 | | 0.25 | | D | 4.80 | | 5.00 | | E | 5.80 | | 6.20 | | E1 | 3.80 | | 4.00 | | е | | 1.27 BSC | | | h | 0.25 | | 0.50 | | L | 0.40 | | 1.27 | | q1 | 0° | | 8° | For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - (1) All dimensions are in millimeters. - (2) Complies with JEDEC specification MS-012. # 8-LEAD TSSOP (Y) | SYMBOL | MIN | NOM | MAX | |--------|----------|------|------| | Α | | | 1.20 | | A1 | 0.05 | | 0.15 | | A2 | 0.80 | 0.90 | 1.05 | | b | 0.19 | | 0.30 | | С | 0.09 | | 0.20 | | D | 2.90 | 3.00 | 3.10 | | E | 6.30 | 6.4 | 6.50 | | E1 | 4.30 | 4.40 | 4.50 | | е | 0.65 BSC | | | | L | 0.50 | 0.60 | 0.75 | | q1 | 0.00 | | 8.00 | For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - (1) All dimensions are in millimeters. - (2) Complies with JEDEC Standard MO-153 # 8-PAD TDFN (2 x 3mm) PACKAGE (VP2) | SYMBOL | MIN | NOM | MAX | |--------|----------|------|------| | Α | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | 0.02 | 0.05 | | A2 | 0.45 | 0.55 | 0.65 | | A3 | 0.20 REF | | | | b | 0.20 | 0.25 | 0.30 | | D | 1.90 | 2.00 | 2.10 | | D2 | 1.30 | 1.40 | 1.50 | | E | 2.90 | 3.00 | 3.10 | | E2 | 1.20 | 1.30 | 1.40 | | е | 0.50 TYP | | | | L | 0.20 | 0.30 | 0.40 | For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - (1) All dimensions are in millimeters. - (2) Complies with JEDEC specification MO-229. # 8-PAD UDFN (2 x 2mm) PACKAGE (HU2) | SYMBOL | MIN | NOM | MAX | |--------|----------|------|------| | А | 0.45 | 0.50 | 0.55 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.20 | 0.25 | 0.30 | | D | 1.90 | 2.00 | 2.10 | | D2 | 1.50 | 1.60 | 1.70 | | E | 1.90 | 2.00 | 2.10 | | E2 | 0.80 | 0.90 | 1.00 | | е | 0.50 BSC | | | | Ĺ | 0.20 | 0.30 | 0.40 | For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf. - (1) All dimensions are in millimeters. - (2) Complies with JEDEC specification MO-229. #### ORDERING INFORMATION - (1) All packages are RoHS-compliant (Lead-free, Halogen-free). - (2) The standard lead finish is NiPdAu. - (3) The device used in the above example is a CAT25160VI-GT3 (SOIC, Industrial Temperature, NiPdAu, Tape & Reel). - (4) For additional package and temperature options, please contact your nearest Catalyst Semiconductor Sales office. #### **REVISION HISTORY** | Date | Rev. | Comments | |------------|------|---------------| | 12/06/2006 | Α | Initial Issue | | | | | | | | | | | | | #### Copyrights, Trademarks and Patents Trademarks and registered trademarks of Catalyst Semiconductor include each of the following: Beyond Memory™, DPP™, EZDim™, MiniPot™, and Quad-Mode™ Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES. Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete. Catalyst Semiconductor, Inc. Corporate Headquarters 2975 Stender Way Santa Clara, CA 95054 Phone: 408.542.1000 Fax: 408.542.1200 www.catsemi.com Document No: 1122 Revision: A Issue date: 12/06/06