

# LMV1099 Uplink Far Field Noise Suppression and Downlink SNR Enhancing Microphone **Amplifier with Earpiece Driver**

Check for Samples: LMV1099

# **FEATURES**

- **Noise Reduction Without DSP-Type Artifacts**
- Adapting AGC (Automatic Gain Control) on Ambient Noise Level and Downlink Signal Strength
- **Downlink Adjustable Noise-reducing High** Pass Filter
- Separate Uplink and Downlink Enable **Functions**
- No Added Process Delays
- Low Power Consumption
- **Shutdown Function**
- Maximum AGC Limiter
- **Differential Inputs and Outputs for Noise** Immunity
- **Earpiece Amplifier**
- Available in a 25-Bump DSBGA Package

## APPLICATIONS

- **Mobile Handsets**
- Mobile and Handheld Two-Way Radios
- **Bluetooth and Other Power Headsets**

# **KEY SPECIFICATIONS**

- Uplink Far Field Noise Suppression (Electrical  $FFNS_E$  at f = 1kHz) 33dB (typ)
- Near-Field SNR Enhancement 6 to 18dB (typ)
- Downlink SNRI<sub>E</sub> 16dB (typ)
- Supply Voltage Range 2.7V to 5.5V
- Supply Current ( $V_{DD} = 3.6V$ ) 3.8mA (typ) •
- Shutdown Current 0.06µA (typ)
- Uplink PSRR (f = 217Hz) 106dB (typ)
- Downlink SNR (A-weighted) 102dB (typ)
- Downlink THD+N 0.03% (typ)
- Earpiece Output Power ( $R_L = 32\Omega$ ) 83mW (typ)

# DESCRIPTION

The LMV1099 is an uplink and downlink voice intelligibility enhancing analog IC, ideally suited for mobile handsets. Uplink voice intelligibility is improved by rejecting far-field noise through a unique two-microphone solution. Downlink voice intelligibility is improved by enhancing the SNR (Signal-to-Noise Ratio) between the downlink voice and the ambient noise environment at the user's earpiece.

The LMV1099 preserves uplink near-field voice signals within close range of the microphones while rejecting far-field acoustic noise greater than 0.5m from the microphones.

The LMV1099 also enhances downlink voice intelligibility by improving near-field SNR based on the user's environment. The analog circuitry adapts dynamically to both the user's ambient noise environment as well as the downlink signal amplitude to ensure optimum SNRI (signal-to-noise ratio improvement). The downlink path also provides uplink noise attenuation through an adjustable high pass filter before the SNR enhanced downlink voice reaches the user's earpiece.

Unlike digital-based noise reduction solutions, the allanalog low power consuming LMV1099 increases both uplink and downlink voice intelligibility without DSP-type artifacts, distortions or processing delays.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

#### SNAS490D-JULY 2010-REVISED MAY 2013





### **Block Diagram**





SNAS490D-JULY 2010-REVISED MAY 2013

# www.ti.com





Figure 2. Typical Application Circuit Diagram

TEXAS INSTRUMENTS

www.ti.com

SNAS490D-JULY 2010-REVISED MAY 2013

# **Connection Diagram**





#### PIN NAME AND FUNCTION (1)

| PIN | NAME     | TYPE          | UPLINK PIN DESCRIPTIONS                               |  |  |  |
|-----|----------|---------------|-------------------------------------------------------|--|--|--|
| D5  | MIC1+    | Analog Input  | Uplink Voice Positive Microphone #1 Input             |  |  |  |
| E5  | MIC1-    | Analog Input  | Uplink Voice Negative Microphone #1 Input             |  |  |  |
| B5  | MIC2+    | Analog Input  | Uplink Voice Positive Microphone #2 Input             |  |  |  |
| C5  | MIC2-    | Analog Input  | Uplink Voice Negative Microphone #2 Input             |  |  |  |
| E4  | MIC BIAS | Analog Output | Microphone DC Bias Voltage Output                     |  |  |  |
| E3  | REF      | Analog Ref    | Microphone Reference Bypass Pin                       |  |  |  |
| D3  | OUT+     | Analog Output | Uplink Positive Output (To Baseband Chipset)          |  |  |  |
| C3  | LPF+     | Analog Input  | Uplink-Output Low Pass Filter Positive Feedback Input |  |  |  |
| D4  | OUT-     | Analog Output | Uplink Negative Output (To Baseband Chipset)          |  |  |  |
| C4  | LPF-     | Analog Input  | Uplink-Output Low Pass Filter Negative Feedback Input |  |  |  |
| PIN | NAME     | TYPE          | DOWNLINK PIN DESCRIPTIONS                             |  |  |  |
| A4  | DV+      | Analog Input  | Downlink Voice Positive Input                         |  |  |  |
| A5  | DV-      | Analog Input  | Downlink Voice Negative Input                         |  |  |  |
| A2  | CT1      | Analog Ref    | Control Signal Timing Capacitor                       |  |  |  |
| B2  | CT2      | Analog Ref    | Control Signal Timing Capacitor                       |  |  |  |
| B1  | CT3      | Analog Ref    | Control Signal Timing Capacitor                       |  |  |  |
| A3  | GND      | Ground        | Power Supply Ground Pin                               |  |  |  |
| D1  | Bypass   | Analog Ref    | Earpiece Reference Bypass Pin                         |  |  |  |
| B3  | EP+      | Analog Output | Ear Speaker Positive Output (To Ear Piece Speaker)    |  |  |  |
| B4  | EP-      | Analog Output | Ear Speaker Negative Output (To Ear Piece Speaker)    |  |  |  |
| PIN | NAME     | TYPE          | DIGITAL INTERFACE & SUPPLY PIN DESCRIPTIONS           |  |  |  |
| D2  | SCL      | Digital Input | I <sup>2</sup> C Serial Clock Digital Input           |  |  |  |
| C2  | EN       | Digital Input | I <sup>2</sup> C Chip Enable Digital Input            |  |  |  |
|     |          |               |                                                       |  |  |  |

(1) Note: Pin assignment subject to change.



### SNAS490D-JULY 2010-REVISED MAY 2013

# PIN NAME AND FUNCTION <sup>(1)</sup> (continued)

| PIN | NAME                            | TYPE           | UPLINK PIN DESCRIPTIONS                                       |
|-----|---------------------------------|----------------|---------------------------------------------------------------|
| E2  | SDA                             | Digital I/O    | I <sup>2</sup> C Serial Data Address Digital Input/Output Pin |
| E1  | I <sup>2</sup> CV <sub>DD</sub> | Digital Supply | I <sup>2</sup> C Digital Supply Voltage Pin                   |
| A1  | V <sub>DD</sub>                 | Supply         | Power Supply Voltage Pin                                      |
| C1  | DCAP                            | Analog Ref     | Voice Signal Detection Capacitor                              |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

ISTRUMENTS

www.ti.com

# Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage                            | 6.0V                                   |                                                            |
|-------------------------------------------|----------------------------------------|------------------------------------------------------------|
| Storage Temperature                       | -85°C to +150°C                        |                                                            |
| ESD Rating (HBM) <sup>(3)</sup>           | 2000V                                  |                                                            |
| ESD Rating (MM) <sup>(4)</sup>            | 200V                                   |                                                            |
| ESD Rating (CDM) <sup>(5)</sup>           | 750V                                   |                                                            |
| Junction Temperature (T <sub>JMAX</sub> ) |                                        | 150°C                                                      |
| Mounting Temperature                      | Infrared or Convection (20 sec.)       | 235°C                                                      |
| Thermal Resistance                        | θ <sub>JA</sub> (DSBGA) <sup>(6)</sup> | 70°C/W                                                     |
| Soldering Information                     |                                        | See AN-1112 "microSMD Wafers<br>Level Chip Scale Package." |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human body model, applicable std. JESD22-A114C.
- (4) Machine model, applicable std. JESD22-A115-A.
- (5) Charge device model, applicable std. JESD22-C101D.
- (6) The maximum power dissipation must be de-rated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JC</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>) / θ<sub>JA</sub> or the number given in the *Absolute Maximum Ratings*, whichever is lower.

### Operating Ratings<sup>(1)</sup>

| Supply Voltage                  | $2.7V \le V_{DD} \le 5.5V$              |
|---------------------------------|-----------------------------------------|
| I <sup>2</sup> CV <sub>DD</sub> | $1.7V \le I^2 CV_{DD} \le 5.5V$         |
|                                 | $I^2CV_{DD} \le V_{DD}$                 |
| $T_{MIN} \le T_A \le T_{MAX}$   | $-40^{\circ}C \le T_A \le +85^{\circ}C$ |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

## Electrical Characteristics V<sub>DD</sub> = 3.6V<sup>(1)</sup>

Unless otherwise specified, all limits specified for  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.6$ V,  $EN = V_{DD}$ . For Uplink tests, unless otherwise specified, preamplifier gain = 20dB, post amplifier gain = 6dB,  $V_{IN} = 18$ m $V_{P-P}$ , f = 1kHz,  $R_L = 100$ k $\Omega$ ,  $C_L = 4.7$ pF and in pass-through mode. For Downlink tests, unless otherwise specified, f = 1kHz,  $R_L = 32\Omega$ , AGC<sub>AV</sub> = 0dB.

| Querral and            | Descuration                              | 0                                                           | LMV1099                |                      | Units                |
|------------------------|------------------------------------------|-------------------------------------------------------------|------------------------|----------------------|----------------------|
| Symbol                 | Parameter                                | Conditions                                                  | Typical <sup>(2)</sup> | Limit <sup>(3)</sup> | (Limits)             |
| GENERAL SPECIFICATIONS |                                          |                                                             |                        |                      |                      |
| IDDQ                   | Supply Quiescent Current                 | V <sub>IN</sub> = 0V                                        | 3.8                    | 4.5                  | mA (max)             |
| I <sub>SD</sub>        | Shutdown Current                         | EN pin is Low                                               | 0.06                   | 1                    | µA (max)             |
| T <sub>ON</sub>        | IC Wake-up Time                          |                                                             | 27                     | 40                   | ms (max)             |
| V <sub>IH</sub>        | Logic High Input Threshold               | EN, SCL, SDA                                                |                        | $0.7 x I^2 C V_{DD}$ | V (min)              |
| VIL                    | Logic Low Input Threshold                | EN, SCL, SDA                                                |                        | $0.3 x I^2 C V_{DD}$ | V (max)              |
| UPLINK SPECIFICATIONS  |                                          |                                                             |                        |                      |                      |
| FFNS <sub>E</sub>      | Far Field Noise Suppression (Electrical) | f = 1kHz (See Test Methods)<br>f = 300Hz (See Test Methods) | 33<br>42               | 27.5                 | dB (min)<br>dB (min) |

(1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

(2) Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the *Recommended Operation Conditions* at the time of product characterization and are not ensured.

(3) Datasheet min/max specification limits are specified by test or statistical analysis.

6 Submit Documentation Feedback



SNAS490D-JULY 2010-REVISED MAY 2013

#### www.ti.com

# Electrical Characteristics $V_{DD} = 3.6V^{(1)}$ (continued)

Unless otherwise specified, all limits specified for  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.6V$ ,  $EN = V_{DD}$ . For Uplink tests, unless otherwise specified, preamplifier gain = 20dB, post amplifier gain = 6dB,  $V_{IN} = 18mV_{P,P}$ , f = 1kHz,  $R_L = 100k\Omega$ ,  $C_L = 4.7pF$  and in pass-through mode. For Downlink tests, unless otherwise specified, f = 1kHz,  $R_L = 32\Omega$ ,  $AGC_{AV} = 0dB$ .

| Symbol              | Paramotor                                      | Conditions                                                        | LMV                    | Units                |                                |  |
|---------------------|------------------------------------------------|-------------------------------------------------------------------|------------------------|----------------------|--------------------------------|--|
| Зуппрог             | Parameter                                      | Conditions                                                        | Typical <sup>(2)</sup> | Limit <sup>(3)</sup> | (Limits)                       |  |
| SNRI <sub>E</sub>   | Signal-to-Noise Ratio Improvement (Electrical) | f = 1khz (See Test Methods)<br>f = 300Hz (See Test Methods)       | 25<br>33               | 19.5                 | dB (min)<br>dB (min)           |  |
| V <sub>IN</sub>     | Maximum Input Signal                           | THD+N < 1%, Pre Amp Gain = 12dB                                   | 435                    | 395                  | mV <sub>PP</sub> (min          |  |
| V <sub>OUT</sub>    | Maximum AC Output Voltage                      | aximum AC Output Voltage Differential Output, f = 1kHz THD+N < 1% |                        | 1.10                 | V <sub>RMS</sub> (min)         |  |
| 001                 | DC Level at Outputs                            | V <sub>IN</sub> = GND                                             | 825                    |                      | mV                             |  |
| V <sub>OS</sub>     | Output Offset Voltage                          | V <sub>IN(Mic1/Mic2)</sub> = 0V, Input Referred                   | 0.7                    | 5.0                  | mV (max)                       |  |
| THD+N               | Total Harmonic Distortion + Noise              | Differential Output                                               | 0.1                    | 0.3                  | % (max)                        |  |
| FR                  | Frequency Response                             | 30Hz – 12kHz (without Filter)                                     | ±0.5                   |                      | dB                             |  |
| SNR                 | Signal-to-Noise Ratio                          | $V_{IN} = 18mV_{P-P}$ , A-Weighted, audio band                    | 65                     |                      | dB                             |  |
| e <sub>N</sub>      | Input Referred Noise level                     | A-Weighted                                                        | 7                      |                      | μV <sub>RMS</sub>              |  |
| Z <sub>IN</sub>     | Input Impedance                                |                                                                   | 150                    | 127<br>173           | kΩ (min)<br>kΩ max)            |  |
| Z <sub>OUT</sub>    | Output Impedance                               |                                                                   | 235                    |                      | Ω                              |  |
| Z <sub>LOAD</sub>   | Allowable Load Impedance                       | R <sub>LOAD</sub><br>C <sub>LOAD</sub>                            |                        | 10<br>100            | kΩ (min)<br>pF (max)           |  |
| A <sub>M</sub>      | Microphone Pre Amplifier Gain Range            | Minimum setting<br>Maximum setting                                | 12<br>36               |                      | dB                             |  |
| A <sub>MR</sub>     | Microphone Pre Amplifier Gain<br>Resolution    |                                                                   | 2                      | 1.7<br>2.3           | dB (min)<br>dB (max)           |  |
| A <sub>P</sub>      | Post Amplifier Gain Range                      | Minimum setting<br>Maximum setting                                | 6<br>12                |                      | dB                             |  |
| A <sub>PR</sub>     | Post Amplifier Gain Resolution                 |                                                                   | 6.0                    | 5.8<br>6.2           | dB (min)<br>dB (max)           |  |
|                     |                                                | Input Referred, Input AC Grounded (470n                           | F)                     |                      | •                              |  |
| PSRR                | Power Supply Rejection Ratio                   | $f = 217Hz, V_{RIPPLE} = 200mV_{PP}$                              | 106                    | 92                   | dB (min)                       |  |
|                     |                                                | $f = 1 kHz, V_{RIPPLE} = 200 mV_{PP}$                             | 102                    | 91                   | dB (min)                       |  |
| CMRR                | Common Mode Rejection Ratio                    | Input referred                                                    | 60                     |                      | dB                             |  |
| $V_{BM}$            | Microphone Bias Supply Voltage                 | I <sub>BM</sub> = 1mA                                             | 2.0                    | 1.85<br>2.15         | V (max)<br>V (min)             |  |
| e <sub>VBM</sub>    | Microphone Bias Supply Noise                   | A-Weighted, $C_B = 10nF$                                          | 5.5                    |                      | $\mu V_{RMS}$                  |  |
| I <sub>BMAX</sub>   | Maximum Microphone Reference Output Current    |                                                                   |                        | 1.2                  | mA (max)                       |  |
| OWNLINK             | SPECIFICATIONS                                 |                                                                   |                        |                      |                                |  |
| V <sub>IN(DV)</sub> | Maximum Input Signal (Differential)            | THD+N < 1%, $AGC_{AV} = 0dB$                                      | 4.7                    | 4.1                  | V <sub>PP(DIFF)</sub><br>(min) |  |
| V <sub>OS</sub>     | Output Offset Voltage                          | $V_{IN(DV)} = 0V, R_L = 32\Omega$ , Input Referred                | 0.7                    | 5.0                  | mV (max)                       |  |
| e <sub>N</sub>      | Output Noise level                             | A-Weighted, $V_{IN(DV)} = 0V$ , $AGC_{AV} = 0dB$                  | 8.9                    |                      | $\mu V_{RMS}$                  |  |
| SNR                 | Downlink Signal-to-Noise Ratio                 | $P_{O} = 35 mW$ , A-Weighted                                      | 102                    |                      | dB                             |  |
| POUT                | Output Power                                   | THD+N<1%, f = 1kHz, $R_L = 32\Omega$                              | 83                     | 65                   | mW (min)                       |  |
|                     |                                                | PLEV = 0                                                          | 3.6                    |                      | V <sub>P-P</sub>               |  |
| V <sub>LIMIT</sub>  | Output Voltage Limit                           | PLEV = 1                                                          | 4.1                    |                      | V <sub>P-P</sub>               |  |
| THD+N               | Total Harmonic Distortion + Noise              | $f = 1 \text{kHz}, P_0 = 35 \text{mW}, R_L = 32 \Omega$           | 0.03                   | 0.05                 | % (max)                        |  |
| FR                  | Frequency Response                             | 30Hz – 17kHz (without Filter)                                     | ±0.5                   |                      | dB                             |  |

#### SNAS490D-JULY 2010-REVISED MAY 2013

# Electrical Characteristics $V_{DD} = 3.6V^{(1)}$ (continued)

Unless otherwise specified, all limits specified for  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.6$ V,  $EN = V_{DD}$ . For Uplink tests, unless otherwise specified, preamplifier gain = 20dB, post amplifier gain = 6dB,  $V_{IN} = 18$ m $V_{P-P}$ , f = 1kHz,  $R_L = 100$ k $\Omega$ ,  $C_L = 4.7$ pF and in pass-through mode. For Downlink tests, unless otherwise specified, f = 1kHz,  $R_L = 32\Omega$ , AGC<sub>AV</sub> = 0dB.

| <b>•</b> • •                     |                                                                                     |                                                                                      | LMV1099                |                      | Units          |  |  |
|----------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------|----------------------|----------------|--|--|
| Symbol                           | Parameter                                                                           | Conditions                                                                           | Typical <sup>(2)</sup> | Limit <sup>(3)</sup> | (Limits)       |  |  |
|                                  |                                                                                     | Input AC Grounded (68nF)                                                             |                        |                      |                |  |  |
| PSRR                             | PSRR Power Supply Rejection Ratio                                                   | f = 217Hz, $V_{RIPPLE}$ = 200m $V_{P-P}$ , $R_L$ = 32 $\Omega$                       | 93                     | 82                   | dB (min)       |  |  |
|                                  |                                                                                     | $f = 1kHz, V_{RIPPLE} = 200mV_{P-P}, R_L = 32\Omega$                                 | 92                     | 81                   | dB (min)       |  |  |
|                                  | MPP Common Mode Poinction Patie                                                     | $V_{IN} = 200 \text{mV}_{P-P}, \text{ f} = 217 \text{Hz}, \text{ R}_{L} = 32 \Omega$ | 50                     |                      | dB             |  |  |
| CMRR Common Mode Rejection Ratio | $V_{IN} = 200 \text{mV}_{P-P}, \text{ f} = 1 \text{kHz}, \text{ R}_{L} = 32 \Omega$ | 60                                                                                   |                        | dB                   |                |  |  |
| ZIN(DL)                          | Downlink Input Impedance                                                            | (See Table 6)                                                                        | 6.5<br>9.5<br>57       |                      | kΩ<br>kΩ<br>kΩ |  |  |
| SNR ENHA                         | NCEMENT SPECIFICATIONS                                                              |                                                                                      |                        |                      |                |  |  |
| AGC <sub>AV</sub>                | Automatic Gain Control Range                                                        | Minimum setting<br>Maximum setting                                                   | 0<br>18                |                      | dB             |  |  |
| $\Delta AGC_{AV}$                | 0dB Gain Accuracy                                                                   | $\begin{array}{l} AGC_{AV}=0 dB, \ f=1 kHz, \ V_{DV}=1 V, \\ V_{AN}=0 V \end{array}$ | ±0.05                  |                      | dB             |  |  |
|                                  |                                                                                     | $f_{DV} = f_{AN} = 300Hz$                                                            |                        |                      |                |  |  |
|                                  |                                                                                     | $V_{DV} = 100 \text{mV}_{P-P}, V_{AN} = 0.8 \text{mV}_{P-P}$                         | 6                      |                      | dB             |  |  |
| SNRI <sub>E</sub> Signa          | Signal-To-Noise Ratio Improvement                                                   | $V_{DV}=100mV_{P\text{-}P},V_{AN}=2mV_{P\text{-}P}$                                  | 16                     |                      | dB             |  |  |
| SINKIE                           | (Electrical) <sup>(4)</sup>                                                         | $f_{DV} = f_{AN} = 1 \text{kHz}$                                                     |                        |                      |                |  |  |
|                                  |                                                                                     | $V_{DV} = 100mV_{P-P}, V_{AN} = 1.4mV_{P-P}$                                         | 12                     |                      | dB (min)       |  |  |
|                                  |                                                                                     | $V_{DV} = 100mV_{P-P}, V_{AN} = 2mV_{P-P}$                                           | 16                     |                      | dB (min)       |  |  |

(4) f<sub>DV</sub> = Frequency of Downlink signal

 $f_{AN}$  = Frequency of Ambient Noise signal

 $V_{DV}$  = Voltage swing of Downlink signal

 $V_{AN}$  = Voltage swing of Ambient signal

# I<sup>2</sup>C Interface Characteristics V<sub>DD</sub> = 3.3V, $1.8V \le I^2 CV_{DD} \le 5.5V^{(1)(2)}$

The following specifications apply for LS and HP VOLUMEGAIN = 0dB LSGAIN = 12B, HPGAIN = 0dB, EPGAIN = 0dB, R<sub>L</sub> =  $8\Omega$ + $30\mu$ H (Loudspeaker), R<sub>L</sub> =  $32\Omega$  (Headphone), R<sub>L</sub> =  $32\Omega$  (Earpiece), CSET =  $0.1\mu$ F, ALC disabled, f = 1kHz, unless otherwise specified. Limits apply for T<sub>A</sub> =  $25^{\circ}$ C. (Note 7).

| Completed       | Denementar           | Conditions | L       | Units                               |          |
|-----------------|----------------------|------------|---------|-------------------------------------|----------|
| Symbol          | Parameter            | Conditions | Typical | Limits <sup>(3)</sup>               | (Limits) |
| t <sub>1</sub>  | SCL Period           |            |         | 2.5                                 | µs (min) |
| t <sub>2</sub>  | SDA Setup Time       |            |         | 250                                 | ns (min) |
| t <sub>3</sub>  | SDA Stable Time      |            |         | 0                                   | ns (min) |
| t <sub>4</sub>  | Start Condition Time |            |         | 250                                 | ns (min) |
| t <sub>5</sub>  | Stop Condition Time  |            |         | 250                                 | ns (min) |
| t <sub>6</sub>  | SDA Data Hold Time   |            |         | 250                                 | ns (min) |
| V <sub>IH</sub> | Input High Voltage   |            |         | 0.7xl <sup>2</sup> CV <sub>DD</sub> | V (min)  |
| VIL             | Input Low Voltage    |            |         | 0.3xl <sup>2</sup> CV <sub>DD</sub> | V (max)  |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (3) Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

### TEXAS INSTRUMENTS

www.ti.com





Figure 4. FFNS<sub>E</sub>, NFSL<sub>E</sub>, SNRI<sub>E</sub> Test Circuit

### FAR FIELD NOISE SUPPRESSION (FFNS<sub>E</sub>)

For optimum noise suppression the far field noise should be in a broadside array configuration from the two microphones, see Figure 26. Which means the far field sound source is equidistance from the two microphones. This configuration allows the amplitude of the far field signal to be equal at the two microphone inputs, however a slight phase difference may still exist. To simulate a real world application a slight phase delay was added to the FFNS<sub>E</sub> test. The block diagram from Figure 4 is used with the following procedure to measure the FFNS<sub>E</sub>.

- 1. A sine wave with equal frequency and amplitude (25mV<sub>P-P</sub>) is applied to Mic1 and Mic2. Using a signal generator, the phase of Mic 2 is delayed by 1.1° for 1kHz, or 0.33° for 300Hz, when compared with Mic1.
- 2. Measure the output level in dBV (X)
- 3. Mute the signal from Mic2
- 4. Measure the output level in dBV (Y)
- 5.  $FFNS_E = Y X dB$

### NEAR FIELD SPEECH LOSS (NFSL<sub>E</sub>)

For optimum near field speech preservation, the sound source should be in an endfire array configuration from the two microphones (see Figure 27). In this configuration the speech signal at the microphone closest to the sound source will have greater amplitude than the microphone further away. Additionally the signal at microphone further away will experience a phase lag when compared with the closer microphone. To simulate this, phase delay as well as amplitude shift was added to the NFSL<sub>E</sub> test. The schematic from Figure 4 is used with the following procedure to measure the NFSL<sub>E</sub>.

- A 25mV<sub>P-P</sub> and 17.25mV<sub>P-P</sub> (0.69\*25mV<sub>P-P</sub>) sine wave is applied to Mic1 and Mic2 respectively. Once again, a signal generator is used to delay the phase of Mic2 by 15.9° for 1Khz, or 4.8° for 300Hz, when compared with Mic1.
- 2. Measure the output level in dBV (X)
- 3. Mute the signal from Mic2
- 4. Measure the output level in dBV (Y)
- 5.  $NFSL_E = Y X dB$

### SINGLE TO NOISE RATIO IMPROVEMENT ELECTRICAL (SNRI<sub>E</sub>)

The  $SNRI_E$  is the ratio of  $FFNS_E$  to  $NFSL_E$  and is defined as:

 $SNRI_E = FFNS_E - NFSL_E$ 

SNAS490D-JULY 2010-REVISED MAY 2013



www.ti.com

### **Typical Performance Characteristics**

Unless otherwise specified,  $T_J = 25^{\circ}$ C,  $V_{DD} = 3.6$ V. Uplink Path: Input Voltage =  $18mV_{P-P}$ , f =1 kHz, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB,  $R_L = 100k\Omega$ , and  $C_L = 4.7$ pf. Downlink Path:  $R_L = 32\Omega$ , f = 1kHz, SNR Enhancer disabled.













THD+N vs Frequency Mic1 = 36mV<sub>P-P</sub>, Mic2 = AC GND Noise Cancelling Mode, Uplink Path





THD+N vs Frequency Mic2 = 36mV, Pass Through Mode Mic2 Uplink Path







SNAS490D-JULY 2010-REVISED MAY 2013

#### www.ti.com

## **Typical Performance Characteristics (continued)**

Unless otherwise specified,  $T_J = 25^{\circ}$ C,  $V_{DD} = 3.6$ V. Uplink Path: Input Voltage =  $18 \text{mV}_{P-P}$ , f =1 kHz, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB,  $R_L = 100 \text{k}\Omega$ , and  $C_L = 4.7 \text{pf}$ . Downlink Path:  $R_L = 32\Omega$ , f = 1kHz, SNR Enhancer disabled.



Figure 13.





#### Figure 12.





#### Figure 14.

 $\begin{array}{l} \text{Output Power vs Power Dissipation} \\ \text{V}_{\text{DD}} = 5\text{V}, \, \text{Downlink Path} \end{array}$ 



LMV1099

SNAS490D-JULY 2010-REVISED MAY 2013



www.ti.com

### **Typical Performance Characteristics (continued)**

Unless otherwise specified,  $T_J = 25^{\circ}C$ ,  $V_{DD} = 3.6V$ . Uplink Path: Input Voltage =  $18mV_{P-P}$ , f =1 kHz, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB,  $R_L = 100k\Omega$ , and  $C_L = 4.7pf$ . Downlink Path:  $R_L = 32\Omega$ , f = 1kHz, SNR Enhancer disabled.



Figure 19.



### **APPLICATION DATA**

#### UPLINK FAR-FIELD NOISE REDUCTION OVERVIEW

The uplink portion of the LMV1099 is a fully analog solution to reduce the far field noise picked up by microphones in a communication system. A simplified block diagram is provided in Figure 20.



Figure 20. Simplified Block Diagram of the LMV1099 Uplink path

The output signal of the microphones is amplified by a pre-amplifier with adjustable gain between 12dB and 36dB. The matched signals are then routed through the Analog Noise Cancelling block which suppresses the farfield signal. The output of the analog noise cancelling processor is amplified in the post amplifier with selectable gain, 6dB or 12dB. For optimum noise and EMI immunity, the microphones have a differential connection to the LMV1099 and the uplink output is also differential. The adjustable gain functions can be controlled via I<sup>2</sup>C.

### POWER SUPPLY CIRCUITS

A low drop-out (LDO) voltage regulator in the LMV1099 allows the device to be independent of supply voltage variations.

The Power On Reset (POR) circuitry in the LMV1099 requires the supply voltage to rise from 0V to  $V_{DD}$  in less than 100ms.

The Mic Bias output is provided as a low noise supply source for the electret microphones. The noise voltage on the Mic Bias microphone supply output pin depends on the noise voltage on the internal the reference node. The de-coupling capacitor on the  $V_{REF}$  pin determines the noise voltage on this internal reference. This capacitor should be larger than 1nF; having a larger capacitor value will result in a lower noise voltage on the Mic Bias output.

### GAIN BALANCE AND GAIN BUDGET

In systems where input signals have a high dynamic range, critical noise levels or where the dynamic range of the output voltage is also limited, careful gain balancing is essential for the best performance. Too low of a gain setting in the preamplifier can result in higher noise levels, while too high of a gain setting in the preamplifier will result in saturation of the noise cancelling processor and output stages.

The gain ranges and maximum signal levels for the different functional blocks are shown in Figure 21. Two examples are given as a guideline on how to select proper gain settings.



Figure 21. Maximum Signal Levels



### Example 1:

An application using microphones with  $50mV_{P-P}$  maximum output voltage, and a baseband chip after the LMV1099 with  $1.5V_{P-P}$  maximum input voltage.

For optimum noise performance, the gain of the input stage should be set to the maximum.

- 1.  $50mV_{P-P} + 36dB = 3.1V_{P-P}$ .
- 2.  $3.1V_{P-P}$  is higher than the maximum  $1.5V_{P-P}$  allowed for the Noise Cancelling Block (NCB). This means a gain lower than 29.5dB should be selected.
- Select the nearest lower gain from the gain settings shown in Table 5, 28dB is selected. This will prevent the NCB from being overloaded by the microphone. With this setting, the resulting output level of the Pre Amplifier will be 1.26V<sub>P-P</sub>.
- 4. The NCB has a gain of 0dB which will result in 1.26V<sub>P-P</sub> at the output of the LMV1099. This level is less than the maximum level that is allowed at the input of the post amp of the LMV1099.
- 5. The baseband chip limits the maximum output voltage to 1.5V<sub>P-P</sub> with the minimum of 6dB post amp gain, this results in requiring a lower level at the input of the post amp of 0.75V<sub>P-P</sub>. Now calculating this for a maximum preamp gain, the output of the preamp must be no more than 0.75mV<sub>P-P</sub>.
- 6. Calculating the new gain for the preamp will result in <23.5dB gain.
- 7. The nearest lower gain will be 22dB.

So using preamp gain = 22dB and postamp gain = 6dB is the optimum for this application.

### Example 2:

An application using microphones with  $10mV_{P-P}$  maximum output voltage, and a baseband chip after the LMV1099 with  $3.3V_{P-P}$  maximum input voltage.

For optimum noise performance we would like to have the maximum gain at the input stage.

- 1.  $10mV_{P-P} + 36dB = 631mV_{P-P}$ .
- 2. This is lower than the maximum  $1.5V_{P-P}$ , so this is OK.
- 3. The NCB has a gain of 0dB which will result in 1.5V<sub>P-P</sub> at the output of the LMV1099. This level is lower than the maximum level that is allowed at the input of the Post Amp of the LMV1099.
- 4. With a Post Amp gain setting of 6dB the output of the Post Amp will be 3V<sub>P-P</sub> which is OK for the baseband.
- 5. The nearest lower Post Amp gain will be 6dB.

So using preamp gain = 36dB and postamp gain = 6dB is optimum for this application.

### I<sup>2</sup>C Compatible Interface

The LMV1099 is controlled through an I<sup>2</sup>C compatible serial interface that consists of a serial data line (SDA) and a serial clock (SCL). The clock line is uni-directional. The data line is bi-directional (open-collector) although the LMV1099 does not write to the I<sup>2</sup>C bus. The LMV1099 and the master can communicate at clock rates up to 400kHz. Figure 22 shows the I<sup>2</sup>C Interface timing diagram. Data on the SDA line must be stable during the HIGH period of SCL. The LMV1099 is a transmit/receive slave-only device, reliant upon the master to generate the SCL signal. Each transmission sequence is framed by a START condition and a STOP condition (Figure 23). The data line is 8 bits long and is always followed by an acknowledge pulse (Figure 24).

### I<sup>2</sup>C Compatible Interface Power Supply Pin (I<sup>2</sup>CV<sub>DD</sub>)

The LMV1099 I<sup>2</sup>C interface is powered up through the I<sup>2</sup>CV<sub>DD</sub> pin. The LMV1099 I<sup>2</sup>C interface operates at a voltage level set by the I<sup>2</sup>CV<sub>DD</sub> pin which can be set independent to that of the main power supply pin V<sub>DD</sub>. This is ideal whenever logic levels for the I<sup>2</sup>C Interface are dictated by a microcontroller or microprocessor that is operating at a lower supply voltage than the main battery of a portable system.



### I<sup>2</sup>C Bus Format

The I<sup>2</sup>C bus format is shown in Figure 24. The START signal, the transition of SDA from HIGH to LOW while SCL is HIGH is generated, alerting all devices on the bus that a device address is being written to the bus. The 7-bit device address is written to the bus, most significant bit (MSB) first followed by the R/W bit, R/W = 0 indicates the master is writing to the slave device, R/W = 1 indicates the master wants to read data from the slave device. Set R/W = 0; the LMV1099 is a WRITE-ONLY device and will not respond to the R/W = 1. The data is latched in on the rising edge of the clock. Each address bit must be stable while SCL is HIGH. After the last address bit is transmitted, the mater device release SDA, during which time, an acknowledge clock pulse is generated by the slave device. If the LMV1099 receives the correct address, the device pulls the SDA line low, generating an acknowledge bit (ACK)

Once the master device registers the ACK bit, the 8-bit register data word is sent. Each data bit should be stable while SCL is HIGH. After the 8-bit register data word is sent, the LMV1099 sends another ACK bit. Following the acknowledgement of the last register data word, the master issues a STOP bit, allowing SDA to go high while SCL is high.



Figure 22. I<sup>2</sup>C Timing Diagram



Figure 23. I<sup>2</sup>C Start Stop Conditions



Figure 24. Start and Stop Diagram

## I<sup>2</sup>C RESET PIN

When the I<sup>2</sup>C RESET pin is pulled low, the device will go into shutdown and the Power\_on bit (seeTable 2) in the shutdown control register will reset. The device will remain in shutdown until an I<sup>2</sup>C command brings the device out of shutdown (see timing diagram in Figure 25). This pin can be connected to the I<sup>2</sup>CV<sub>DD</sub> pin to prevent undefined and unwanted state changes that may occur when the I<sup>2</sup>C supply voltage is cycled.

TEXAS INSTRUMENTS

#### SNAS490D-JULY 2010-REVISED MAY 2013

www.ti.com





| Table | 1. | Chip | Address |
|-------|----|------|---------|
|-------|----|------|---------|

|              | B7 <sup>(1)</sup> | B6 | B5 | B4 | B3 | B2 | B1 | B0/W |
|--------------|-------------------|----|----|----|----|----|----|------|
| Chip Address | 1                 | 1  | 0  | 0  | 1  | 1  | 1  | 0    |

(1) The 7th Bit (B7) of the Register Data determines whether it will activate Register A or Register B.

#### **Table 2. Control Registers**

| Register Name    | Register<br>Address<br>B<6:5> | B<4>          | B<3>          | B<2>          | B<1>                                | B<0>          |
|------------------|-------------------------------|---------------|---------------|---------------|-------------------------------------|---------------|
| Shutdown control | 00                            | x             | х             | enable_ep     | I <sup>2</sup> CV <sub>DD</sub> _sd | power_on      |
| Mic mode control | 01                            | mic_sel1      | mic_sel0      | agc_mic_mute  | mute_mic2                           | mute_mic1     |
| Mic Gain control | 10                            | mic_post_gain | mic_pre_gain3 | mic_pre_gain2 | mic_pre_gain1                       | mic_pre_gain0 |
| EP               | 11                            | ep_mute       | plev          | ep_bypass_agc | ep_ri1                              | ep_ri0        |

#### Table 3. Shutdown Control Register

| BIT | NAME                                  | DESCRIPTION |                                                                                                                                                            |  |
|-----|---------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PO  | B2 enable_ep 0                        |             | Disable earpiece                                                                                                                                           |  |
| D2  |                                       |             | Enable earpiece                                                                                                                                            |  |
| B1  | B1 I <sup>2</sup> CV <sub>DD</sub> SD | 0           | $I^2CV_{DD}$ is an active low RESET input. If $I^2CV_{DD}$ drops below 1.1V the device resets and the $I^2C$ registers are restored to their default state |  |
|     |                                       |             | Normal operation. $I^2 CV_{\text{DD}}$ voltage does not reset the device                                                                                   |  |
| B0  |                                       |             | Device disable                                                                                                                                             |  |
| ВО  | power_on                              | 1           | Device enable                                                                                                                                              |  |



#### SNAS490D-JULY 2010-REVISED MAY 2013

### Table 4. LMV1099 Microphone Mode Control Register

| BIT   | NAME                     |    | DESCRIPTION                |                                  |  |  |  |  |
|-------|--------------------------|----|----------------------------|----------------------------------|--|--|--|--|
|       |                          | B4 | B3                         |                                  |  |  |  |  |
|       |                          | 0  | 0                          | Noise canceling mode             |  |  |  |  |
| B4:B3 | mic_sel<4><br>mic_sel<3> | 0  | 1                          | Only mic1 enabled (pass through) |  |  |  |  |
|       |                          | 1  | 1 0 Only mic2 enabled (pas |                                  |  |  |  |  |
|       |                          | 1  | 1                          | (mic1+mic2)/2                    |  |  |  |  |
| B2    | aga mia muta             |    | 0                          | mic1 & mic2 mute not allowed     |  |  |  |  |
| D2    | agc_mic_mute             |    | 1                          | mic1 & mic2 mute allowed         |  |  |  |  |
| B1    | mute_mic2 <sup>(1)</sup> |    | 0                          | mic2 on                          |  |  |  |  |
| ы     | mule_micz**              |    | 1                          | mic2 mute                        |  |  |  |  |
| DO    | mute_mic1 <sup>(1)</sup> |    | 0                          | mic1 on                          |  |  |  |  |
| B0    | mule_mic1                |    | 1                          | mic1 mute                        |  |  |  |  |

(1) agc\_mic\_mute overrides mute\_mic1 and mute\_mic2

### Table 5. LMV1099 Microphone Gain Control Register

| BIT   | NAME                               |    |     |    |    |      |
|-------|------------------------------------|----|-----|----|----|------|
| B4    | mia naat goin                      |    | 6dB |    |    |      |
| В4    | mic_post_gain                      |    |     | 1  |    | 12dB |
|       |                                    | B3 | B2  | B1 | B0 |      |
|       |                                    | 0  | 0   | 0  | 0  | 12dB |
|       |                                    | 0  | 0   | 0  | 1  | 12dB |
|       |                                    | 0  | 0   | 1  | 0  | 12dB |
|       |                                    | 0  | 0   | 1  | 1  | 12dB |
|       |                                    | 0  | 1   | 0  | 0  | 14dB |
|       |                                    | 0  | 1   | 0  | 1  | 16dB |
|       | mic_pre_gain<3>                    | 0  | 1   | 1  | 0  | 18dB |
| B3:B0 | mic_pre_gain<2><br>mic_pre_gain<1> | 0  | 1   | 1  | 1  | 20dB |
|       | mic_pre_gain<0>                    | 1  | 0   | 0  | 0  | 22dB |
|       |                                    | 1  | 0   | 0  | 1  | 24dB |
|       |                                    | 1  | 0   | 1  | 0  | 26dB |
|       |                                    | 1  | 0   | 1  | 1  | 28dB |
|       |                                    | 1  | 1   | 0  | 0  | 30dB |
|       |                                    | 1  | 1   | 0  | 1  | 32dB |
|       |                                    | 1  | 1   | 1  | 0  | 34dB |
|       |                                    | 1  | 1   | 1  | 1  | 36dB |

### Table 6. LMV1099 Earpiece Control Register

| BIT | NAME          | DESCRIPTION |                                                                   |  |  |  |  |
|-----|---------------|-------------|-------------------------------------------------------------------|--|--|--|--|
| B4  | on muto       | 0           | EP on                                                             |  |  |  |  |
| D4  | B4 ep_mute    | 1           | EP mute                                                           |  |  |  |  |
| DO  | <b>Da</b>     | 0           | 3.6V <sub>P-P</sub> Earpiece Output Level<br>(50mW with 32Ω load) |  |  |  |  |
| B3  | plev          | 1           | 4.1V <sub>P-P</sub> Earpiece Output Level<br>(70mW with 32Ω load) |  |  |  |  |
|     |               | 0           | Normal operation                                                  |  |  |  |  |
| B2  | ep_bypass_agc | 1           | Downlink SNR Enhancer Circuit bypassed (earpiece is still active) |  |  |  |  |

SNAS490D - JULY 2010 - REVISED MAY 2013

www.ti.com

| BIT   | NAME                       |    | DESCRIPTION         |                      |  |  |  |  |
|-------|----------------------------|----|---------------------|----------------------|--|--|--|--|
|       |                            | B1 | B0                  |                      |  |  |  |  |
|       |                            | 0  | 0                   | 60kΩ input impedance |  |  |  |  |
| B1:B0 | B1:B0 ep_ri<1><br>ep_ri<0> | 0  | 1                   | 9kΩ input impedance  |  |  |  |  |
|       |                            | 1  | 0                   | 6kΩ input impedance  |  |  |  |  |
|       |                            | 1  | 6kΩ input impedance |                      |  |  |  |  |

#### Table 6. LMV1099 Earpiece Control Register (continued)

### Shutdown Function

As part of the Powerwise<sup>™</sup> family, the LMV1099 consumes only 0.50mA of current. In many applications the part does not need to be continuously operational. To further reduce the power consumption in the inactive period, the LMV1099 provides two individual microphone power down functions (controlled through the mode control registers B3:B4). When either one of the shutdown functions is activated the part will go into shutdown mode consuming only a few µA of supply current. Shutdown functions can be controlled via the I<sup>2</sup>C interface or a hardware pin.

### SHUTDOWN VIA HARDWARE PIN

The hardware shutdown function is operated via the EN pin. In normal operation the EN pin must be at a 'high' level ( $V_{DD}$ ). Whenever a 'low' level (GND) is applied to the EN pin the part will go into shutdown mode disabling all internal circuits.

### Microphone Mode Control

The LMV1099 features four Microphone modes, Noise Cancellation Mode, Mic 1 pass through, Mic 2 pass through, and (Mic1+Mic2)/2. When in Noise Cancellation mode, it is imperative that Mic 1 and Mic 2 are NOT muted. If the mute function for either microphone path is enabled, the noise cancellation circuitry will be disabled. In mic1/mic2 pass through mode the noise canceling block is bypassed, and the LMV1099 is simply used as a microphone amplifier where the microphone signal passes through the pre and post amplifier gain stages. The last mode provides an average of the two microphone pass through signals (noise cancelling block is bypassed).

The microphone input paths can be muted individually via  $I^2C$  (Mic mode control register B1:B0). To enable the mute function, set bit B2 of the microphone mode control register to 1. If B2 is set to 0, the mute function will not activate.

### Signal-to-Noise Ratio Enhancer (SNR Enhancer)

The SNR Enhancer in the LMV1099 is designed to provide excellent voice intelligibility in noisy environments. The control signal for the output gain adjustment is dependent on both the level and the type of ambient noise, compared with the signal energy of the downlink voice. The system was designed to operate transparently to the user, such that the gain changes are not evident but provide excellent voice intelligibility.

TI has invested considerable amount of time evaluating the acoustic effects of different ambient noise source types along with their practical SPL levels to determine optimum timing capacitor values for the proprietary downlink solution. These timing capacitor values should not be changed. We recommend using standard ceramic chip type capacitors with a low leakage rating. Electrolytic capacitors should not be used.

The SNR enhancing circuit will analyze the various energy levels for different frequency ranges and weight the AGC's gain change accordingly such that the downlink voice will remain intelligent. The overall intent of the circuit is for the gain changes to be transparent. Great care has gone into ensuring that gain changes won't be too perceptible or obnoxious. The system with have more dynamic gain change capability at low ambient noise levels in order to respond to fast changing noise sources. At the other extreme the system will have less dynamic gain change at high ambient noise levels since the environment will constantly be affecting intelligibility.

#### Earpiece Control Registers

#### OUTPUT POWER LIMIT (PLEV)

(1)

While TI has done extensive ambient SPL analysis, there will always be unusual circumstances that may cause the amplifier to be at its maximum 18dB setting. LMV1099 features an Output Voltage Limit function to limit the output power delivered to a speaker. When the SNR enhancer is active, the Output Voltage Limit works to protect the loudspeaker in conditions where a large downlink input signal is present. The Output Voltage Limit can be set to a selectable  $(3.6V_{P-P} \text{ or } 4.1V_{P-P})$  output level to avoid violating the maximum power limitation of the transducer.

#### SNR ENHANCER BYPASS (EP\_BYPASS\_AGC)

The SNR enhancer can be bypassed by setting B4 of the Earpiece Control Register to 1. When the SNR enhancer is bypassed, the earpiece amplifier has a fixed 0dB gain.

### **EP\_RI (INPUT IMPEDANCE)**

The earpiece input of the LMV1099 features three input impedance options, this impedance in conjunction with the input capacitor creates a high-pass filter. The three options provide various cutoff frequencies for the high-pass filter. Table 7 shows the respective cutoff frequencies for each of the input impedance options when using a 68nF input capacitor.

| Input Impedance | fc    |
|-----------------|-------|
| 60kΩ            | 40Hz  |
| 9kΩ             | 260Hz |
| 6kΩ             | 390Hz |

#### Table 7. Input Impedance options

Changing the input coupling capacitor will affect the filters –3dB point through the simple RC equation shown below:

 $f = 1 / 2\pi RC$ 

#### **Microphone Placement**

Because the LMV1099 is a microphone array Far Field Noise Reduction solution, proper microphone placement is critical for optimum performance. Two things need to be considered: The spacing between the two microphones and the position of the two microphones relative to near field source.

If the spacing between the two microphones is too small near field speech will be canceled along with the far field noise. Conversely, if the spacing between the two microphones is large, the far field noise reduction performance will be degraded. The optimum spacing between mic1 and mic2 is 1.5-2.5cm. This range provides a balance of minimal near field speech loss and maximum far field noise reduction. The microphones should be in line with the desired sound source 'near speech' and configured in an endfire array (see Figure 27) orientation from the sound source. If the 'near speech' (desired sound source) is equidistant to the source like a broadside array (see Figure 26) the result will be a great deal of near field speech loss.

SNAS490D-JULY 2010-REVISED MAY 2013





Figure 26. Broadside Array (WRONG)



Figure 27. Endfire Array (CORRECT)

### Low-Pass Filter At The Output

At the output of the LMV1099 there is a provision to create a 1<sup>st</sup> order low-pass filter (only enabled in 'Noise Cancelling' mode). This low-pass filter can be used to compensate for the change in frequency response that results from the noise cancellation process. The change in frequency response resembles a first-order high-pass filter, and for many of the applications it can be compensated by a first-order low-pass filter with cutoff frequency between 1.5kHz and 2.5kHz.

The transfer function of the low-pass filter is derived as:

$$H(s) = \frac{Post Amplifier gain}{sR_fC_f+1}$$

(2)

This low-pass filter is created by connecting a capacitor between the LPF pin and the OUT pin of the LMV1099. The value of this capacitor also depends on the selected output gain. For different gains the feedback resistance in the low-pass filter network changes as shown in Table 8.

This will result in the following values for a cutoff frequency of 2000 Hz:

| Post Amplifier Gain Setting (dB) | R <sub>f</sub> (kΩ) | C <sub>f</sub> (nF) |
|----------------------------------|---------------------|---------------------|
| 6                                | 20                  | 3.9                 |
| 12                               | 40                  | 2.0                 |

### A-Weighted Filter

The human ear is sensitive for acoustic signals within a frequency range from about 20Hz to 20kHz. Within this range the sensitivity of the human ear is not equal for each frequency. To approach the hearing response, weighting filters are introduced. One of those filters is the A-weighted filter.

The A-weighted filter is used in signal to noise measurements, where the wanted audio signal is compared to device noise and distortion.



The use of this filter improves the correlation of the measured values to the way these ratios are perceived by the human ear.



Figure 28. A-Weighted Filter

### Measuring Uplink Noise and SNR

The overall noise of the LMV1099 is measured within the frequency band from 10Hz to 22kHz using an Aweighted filter. The Mic+ and Mic- inputs of the LMV1099 are AC shorted between the input capacitors, see Figure 29.



Figure 29. Noise Measurement Setup

For the signal to noise ratio (SNR) the signal level at the output is measured with a 1kHz input signal of  $18mV_{P-P}$  using an A-weighted filter. This voltage represents the output voltage of a typical electret condenser microphone at a sound pressure level of 94dB SPL, which is the standard level for these measurements. The LMV1099 is programmed for 26dB of total gain (20dB preamplifier and 6dB postamplifier) with only mic1 or mic2 used. (See also I<sup>2</sup>C Compatible Interface).

The input signal is applied differentially between the Mic+ and Mic-. Because the part is in Pass Through mode the low-pass filter at the output of the LMV1099 is disabled.

| Rev  | Date     | Description                                          |
|------|----------|------------------------------------------------------|
| 1.0  | 08/12/10 | Initial release.                                     |
| 1.01 | 12/10/10 | Added the X1, X2, and X3 values of the mktg outline. |
| 1.02 | 03/30/11 | Edited Table 3 (Control Registers).                  |

#### **Table 9. Revision History**



#### SNAS490D-JULY 2010-REVISED MAY 2013

## Table 9. Revision History (continued)

| Rev | Date     | Description                                        |
|-----|----------|----------------------------------------------------|
| D   | 05/02/13 | Changed layout of National Data Sheet to TI format |



3-May-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LMV1099TL/NOPB   | NRND   | DSBGA        | YZR     | 25   | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | ZA5               |         |
| LMV1099TLX/NOPB  | NRND   | DSBGA        | YZR     | 25   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | ZA5               |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMV1099TL/NOPB              | DSBGA           | YZR                | 25 | 250  | 178.0                    | 8.4                      | 2.77       | 2.9        | 0.76       | 4.0        | 8.0       | Q1               |
| LMV1099TLX/NOPB             | DSBGA           | YZR                | 25 | 3000 | 178.0                    | 8.4                      | 2.77       | 2.9        | 0.76       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

29-Sep-2019



\*All dimensions are nominal

| Device          | Package Type | e Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|------------------------|----|------|-------------|------------|-------------|
| LMV1099TL/NOPB  | DSBGA        | YZR                    | 25 | 250  | 210.0       | 185.0      | 35.0        |
| LMV1099TLX/NOPB | DSBGA        | YZR                    | 25 | 3000 | 210.0       | 185.0      | 35.0        |

# YZR0025



B. This drawing is subject to change without notice.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated