## SN54ALS112A, SN74ALS112A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SDAS199A – APRIL 1982 – REVISED DECEMBER 1994

- Fully Buffered to Offer Maximum Isolation From External Disturbance
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

| TYPE     | TYPICAL MAXIMUM<br>CLOCK<br>FREQUENCY<br>(MHz) | TYPICAL POWER<br>DISSIPATION<br>PER FLIP-FLOP<br>(mW) |
|----------|------------------------------------------------|-------------------------------------------------------|
| 'ALS112A | 50                                             | 6                                                     |

## description

These devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

SN54ALS112A ... J PACKAGE SN74ALS112A ... D OR N PACKAGE (TOP VIEW) 1CLK 16 VCC 1K 🛛 2 15 1CLR 1J 14 2CLR 3 1PRE 4 13 2CLK 1Q 🛛 5 2K 12 1Q [ 6 2J 11 2Q [ 10 2PRE 7 8 9 2Q GND

SN54ALS112A . . . FK PACKAGE (TOP VIEW)



NC – No internal connection

The SN54ALS112A is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ALS112A is characterized for operation from 0°C to 70°C.

|     |     |              | TION T |   |                |                  |
|-----|-----|--------------|--------|---|----------------|------------------|
|     |     | INPUTS       |        |   | OUTI           | PUTS             |
| PRE | CLR | CLK          | J      | К | Q              | Q                |
| L   | Н   | Х            | Х      | Х | Н              | L                |
| н   | L   | Х            | Х      | Х | L              | н                |
| L   | L   | Х            | Х      | Х | н†             | H‡               |
| н   | Н   | $\downarrow$ | L      | L | Q <sub>0</sub> | $\overline{Q}_0$ |
| н   | Н   | $\downarrow$ | Н      | L | Н              | L                |
| н   | Н   | $\downarrow$ | L      | Н | L              | н                |
| н   | Н   | $\downarrow$ | Н      | Н | Тор            | gle              |
| Н   | Н   | Н            | Х      | Х | Q <sub>0</sub> | $\overline{Q}_0$ |

<sup>†</sup> The output levels in this configuration may not meet the minimum levels for V<sub>OH</sub>. Furthermore, this configuration is nonstable; that is, it does not persist when either PRE or CLR returns to its inactive (high) level.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



# SN54ALS112A, SN74ALS112A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SDAS199A - APRIL 1982 - REVISED DECEMBER 1994

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

## logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>CC</sub><br>Input voltage, V <sub>I</sub> |             |                    |
|------------------------------------------------------------------|-------------|--------------------|
| Operating free-air temperature range, $T_A$ :                    |             |                    |
|                                                                  | SN74ALS112A | <br>0°C to 70°C    |
| Storage temperature range                                        |             | <br>–65°C to 150°C |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# SN54ALS112A, SN74ALS112A **DUAL J-K NEGATIVE-EDGE-TRIGGERÉD FLIP-FLOPS** WITH CLEAR AND PRESET

SDAS199A - APRIL 1982 - REVISED DECEMBER 1994

## recommended operating conditions

|                 |                                   |                     | SN  | SN54ALS112A |      |      | 74ALS11 | 2A   |      |
|-----------------|-----------------------------------|---------------------|-----|-------------|------|------|---------|------|------|
|                 |                                   |                     | MIN | NOM         | MAX  | MIN  | NOM     | MAX  | UNIT |
| VCC             | Supply voltage                    |                     | 4.5 | 5           | 5.5  | 4.5  | 5       | 5.5  | V    |
| VIH             | High-level input voltage          |                     | 2   |             |      | 2    |         |      | V    |
| VIL             | Low-level input voltage           |                     |     |             | 0.7  |      |         | 0.8  | V    |
| IOH             | High-level output current         |                     |     |             | -0.4 |      |         | -0.4 | mA   |
| IOL             | Low-level output current          |                     |     |             | 4    |      |         | 8    | mA   |
| fclock          | Clock frequency                   |                     | 0   |             | 25   | 0    |         | 30   | MHz  |
|                 |                                   | PRE or CLR low      | 15  |             |      | 10   |         |      |      |
| tw              | Pulse duration                    | CLK high            | 20  |             |      | 16.5 |         |      | ns   |
|                 |                                   | CLK low             | 20  |             |      | 16.5 |         |      |      |
|                 |                                   | Data                | 25  |             |      | 22   |         |      |      |
| t <sub>su</sub> | Setup time before $CLK\downarrow$ | PRE or CLR inactive | 22  |             |      | 20   |         |      | ns   |
| t <sub>h</sub>  | Hold time after $CLK{\downarrow}$ | Data                | 0   |             |      | 0    |         |      | ns   |
| TA              | Operating free-air temperature    |                     | -55 |             | 125  | 0    |         | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETER TEST C |                            |                            | SN5                | 54ALS11          | 2A   | SN7                | '4ALS11 | 2A   |      |
|-----|------------------|----------------------------|----------------------------|--------------------|------------------|------|--------------------|---------|------|------|
|     |                  |                            | DNDITIONS                  | MIN                | TYP <sup>†</sup> | MAX  | MIN                | TYP†    | MAX  | UNIT |
| VIK |                  | V <sub>CC</sub> = 4.5 V,   | lı = –18 mA                |                    |                  | -1.5 |                    |         | -1.5 | V    |
| VOH |                  | $V_{CC}$ = 4.5 V to 5.5 V, | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 |                  |      | V <sub>CC</sub> -2 |         |      | V    |
|     |                  |                            | $I_{OL} = 4 \text{ mA}$    |                    | 0.25             | 0.4  |                    | 0.25    | 0.4  |      |
| VOL |                  | V <sub>CC</sub> = 4.5 V    | $I_{OL} = 8 \text{ mA}$    |                    |                  |      |                    | 0.35    | 0.5  | V    |
|     | J, K, or CLK     |                            | N/ <b>Z</b> N/             |                    |                  | 0.1  |                    |         | 0.1  |      |
| 1   | PRE or CLR       | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 7 V       |                    |                  | 0.2  |                    |         | 0.2  | mA   |
|     | J, K, or CLK     |                            |                            |                    |                  | 20   |                    |         | 20   |      |
| ΊΗ  | PRE or CLR       | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V     |                    |                  | 40   |                    |         | 40   | μA   |
|     | J, K, or CLK     |                            |                            |                    |                  | -0.2 |                    |         | -0.2 |      |
| ΊL  | PRE or CLR       | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0.4 V     |                    |                  | -0.4 |                    |         | -0.4 | mA   |
| 10‡ | -                | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.25 V    | -20                |                  | -112 | -30                |         | -112 | mA   |
| ICC |                  | V <sub>CC</sub> = 5.5 V,   | See Note 1                 |                    | 2.5              | 4.5  |                    | 2.5     | 4.5  | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. NOTE 1: I<sub>CC</sub> is measured with J, K, CLK, and PRE grounded, then with J, K, CLK, and CLR grounded.



# SN54ALS112A, SN74ALS112A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET SDAS199A – APRIL 1982 – REVISED DECEMBER 1994

# switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | FROM TO<br>(INPUT) (OUTPUT) |        |       | V <sub>CC</sub> = 4.5 V to 5.5 V,<br>C <sub>L</sub> = 50 pF,<br>R <sub>L</sub> = 500 Ω,<br>T <sub>A</sub> = MIN to MAX <sup>†</sup> |       |     |  |  |  |  |
|------------------|-----------------|-----------------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-----|--|--|--|--|
|                  |                 |                             | SN54AL | S112A | SN74AL                                                                                                                              | S112A | 1   |  |  |  |  |
|                  |                 |                             | MIN    | MAX   | MIN                                                                                                                                 | MAX   | ĺ   |  |  |  |  |
| fmax             |                 |                             | 25     |       | 30                                                                                                                                  |       | MHz |  |  |  |  |
| <sup>t</sup> PLH | PRE or CLR      | 0                           | 3      | 26    | 3                                                                                                                                   | 15    |     |  |  |  |  |
| <sup>t</sup> PHL | PRE of CLR      | Q or $\overline{Q}$         | 4      | 23    | 4                                                                                                                                   | 18    | ns  |  |  |  |  |
| <sup>t</sup> PLH | CLK             | Q or $\overline{Q}$         | 3      | 23    | 3                                                                                                                                   | 15    | 20  |  |  |  |  |
| <sup>t</sup> PHL | ULK             |                             | 5      | 24    | 5                                                                                                                                   | 19    | ns  |  |  |  |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



# SN54ALS112A, SN74ALS112A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SDAS199A - APRIL 1982 - REVISED DECEMBER 1994

## PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
   C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz, t<sub>f</sub> = t<sub>f</sub> = 2 ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

#### Figure 1. Load Circuits and Voltage Waveforms





6-Feb-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)    | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|----------------------------|---------|
| 8400002EA        | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | Call TI                 | N / A for Pkg Type | -55 to 125   | 8400002EA<br>SNJ54ALS112AJ | Samples |
| JM38510/37103B2A | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type | -55 to 125   | JM38510/<br>37103B2A       | Samples |
| JM38510/37103BEA | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | Call TI                 | N / A for Pkg Type | -55 to 125   | JM38510/<br>37103BEA       | Samples |
| M38510/37103B2A  | ACTIVE        | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE              | N / A for Pkg Type | -55 to 125   | JM38510/<br>37103B2A       | Samples |
| M38510/37103BEA  | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | Call TI                 | N / A for Pkg Type | -55 to 125   | JM38510/<br>37103BEA       | Samples |
| SN54ALS112AJ     | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | Call TI                 | N / A for Pkg Type | -55 to 125   | SN54ALS112AJ               | Samples |
| SN74ALS112AD     | ACTIVE        | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | ALS112A                    | Samples |
| SN74ALS112AN     | ACTIVE        | PDIP         | Ν                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | N / A for Pkg Type | 0 to 70      | SN74ALS112AN               | Samples |
| SN74ALS112ANSR   | ACTIVE        | SO           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | ALS112A                    | Samples |
| SNJ54ALS112AJ    | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | Call TI                 | N / A for Pkg Type | -55 to 125   | 8400002EA<br>SNJ54ALS112AJ | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com

6-Feb-2020

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ALS112A, SN74ALS112A :

- Catalog: SN74ALS112A
- Military: SN54ALS112A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |    |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|----|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ALS112ANSR              | SO | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Aug-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN74ALS112ANSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# MECHANICAL DATA

## PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated