- State-of-the-Art *EPIC-IIB™* BiCMOS Design **Significantly Reduces Power Dissipation**
- Latch-Up Performance Exceeds 500 mA Per **JEDEC Standard JESD-17**
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$
- High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>)
- **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- **Package Options Include Plastic** Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), Plastic (N) and Ceramic (J) DIPs, and Ceramic Flat (W) Package

#### description

These octal transparent D-type latches with 3-state outputs are designed specifically for drivina highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

When the latch-enable (LE) input is high, the Q outputs follow the complements of the data (D) inputs. When LE is taken low, the  $\overline{Q}$  outputs are latched at the inverse of the levels at the D inputs.

SN54ABT533 . . . J OR W PACKAGE SN74ABT533A...DB, DW, N, OR PW PACKAGE (TOP VIEW)



SN54ABT533 . . . FK PACKAGE (TOP VIEW)



A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect the internal operations of the latches. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54ABT533 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABT533A is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated



#### **FUNCTION TABLE** (each latch)

|    | INPUTS | OU <u>T</u> PUT |                  |
|----|--------|-----------------|------------------|
| OE | LE     | D               | Q                |
| L  | Н      | Н               | L                |
| L  | Н      | L               | Н                |
| L  | L      | Χ               | $\overline{Q}_0$ |
| Н  | X      | Χ               | Z                |

## logic symbol†



## logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                     |                                    | –0.5 V to 7 V |
|-----------------------------------------------------------|------------------------------------|---------------|
| Input voltage range, V <sub>I</sub> (see Note 1)          |                                    | –0.5 V to 7 V |
| Voltage range applied to any output in the high           | or power-off state, V <sub>O</sub> |               |
| Current into any output in the low state, IO: SN          | 54ABT533                           | 96 mA         |
| SN                                                        | 74ABT533A                          |               |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) |                                    |               |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ )              |                                    |               |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2):  | DB package                         | 115°C/W       |
|                                                           | DW package                         | 97°C/W        |
|                                                           | N package                          | 67°C/W        |
|                                                           | PW package                         |               |
| Storage temperature range, T <sub>stq</sub>               |                                    |               |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

<sup>2.</sup> The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51, except for through-hole packages, which use a trace length of zero.

## recommended operating conditions (see Note 3)

|                 |                                    | SN54A       | BT533 | SN74AB | T533A | UNIT |
|-----------------|------------------------------------|-------------|-------|--------|-------|------|
|                 |                                    | MIN         | MAX   | MIN    | MAX   | UNIT |
| VCC             | Supply voltage                     | 4.5         | 5.5   | 4.5    | 5.5   | V    |
| VIH             | High-level input voltage           | 2           |       | 2      |       | V    |
| V <sub>IL</sub> | Low-level input voltage            |             | 0.8   |        | 0.8   | V    |
| VI              | Input voltage                      | 0           | VCC   | 0      | VCC   | V    |
| loh             | High-level output current          |             | -24   |        | -32   | mA   |
| loL             | Low-level output current           |             | 48    |        | 64    | mA   |
| Δt/Δν           | Input transition rise or fall rate |             | 10    |        | 10    | ns/V |
| TA              | Operating free-air temperature     | <b>–</b> 55 | 125   | -40    | 85    | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER        |                                                                                   | TEST CONDITIO                                             | Me               | T   | <sub>A</sub> = 25°C | ;     | SN54A | BT533 | SN74AB | T533A | UNIT |
|------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------|------------------|-----|---------------------|-------|-------|-------|--------|-------|------|
| PARAMETER        |                                                                                   | TEST CONDITIO                                             | ONS              | MIN | TYP <sup>†</sup>    | MAX   | MIN   | MAX   | MIN    | MAX   | UNIT |
| VIK              | $V_{CC} = 4.5 \text{ V},$                                                         | $^{\prime}_{CC} = 4.5 \text{ V},  I_{I} = -18 \text{ mA}$ |                  |     |                     | -1.2  |       | -1.2  |        | -1.2  | V    |
|                  | $V_{CC} = 4.5 V$ ,                                                                | IOH = -3  mA                                              |                  | 2.5 |                     |       | 2.5   |       | 2.5    |       |      |
| \/               | V <sub>C</sub> C = 5 V,                                                           | IOH = -3  mA                                              |                  | 3   |                     |       | 3     |       | 3      |       | V    |
| VOH              | V <sub>CC</sub> = 4.5 V                                                           | I <sub>OH</sub> = -24 mA                                  |                  | 2   |                     |       | 2     |       |        |       | V    |
|                  | VCC = 4.5 V                                                                       | $I_{OH} = -32 \text{ mA}$                                 |                  | 2*  |                     |       |       |       | 2      |       |      |
| Vai              | V00 - 4 5 V                                                                       | I <sub>OL</sub> = 48 mA                                   |                  |     |                     | 0.55  |       | 0.55  |        |       | V    |
| VOL              | V <sub>CC</sub> = 4.5 V                                                           | I <sub>OL</sub> = 64 mA                                   |                  |     |                     | 0.55* |       |       |        | 0.55  | V    |
| V <sub>hys</sub> |                                                                                   |                                                           |                  |     | 100                 |       |       |       |        |       | mV   |
| ΙΙ               | $V_{CC} = 5.5 \text{ V},$                                                         | $V_I = V_{CC}$ or GN                                      | ND               |     |                     | ±1    |       | ±1    |        | ±1    | μΑ   |
| lozh             | V <sub>CC</sub> = 5.5 V,                                                          | V <sub>O</sub> = 2.7 V                                    |                  |     |                     | 10    |       | 10    |        | 10    | μΑ   |
| lozL             | V <sub>CC</sub> = 5.5 V,                                                          | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0.5 V           |                  |     |                     | -10   |       | -10   |        | -10   | μΑ   |
| l <sub>off</sub> | $V_{CC} = 0$ ,                                                                    | V <sub>I</sub> or V <sub>O</sub> ≤ 4.5 \                  | J                |     |                     | ±150  |       |       |        | ±150  | μΑ   |
| ICEX             | $V_{CC} = 5.5 V$ ,                                                                | V <sub>O</sub> = 5.5 V                                    | Outputs high     |     |                     | 50    |       | 50    |        | 50    | μΑ   |
| IO <sup>‡</sup>  | $V_{CC} = 5.5 V$ ,                                                                | V <sub>O</sub> = 2.5 V                                    |                  | -50 | -140                | -180  | -50   | -180  | -50    | -180  | mA   |
|                  |                                                                                   | _                                                         | Outputs high     |     | 1                   | 250   |       | 250   |        | 250   | μΑ   |
| ICC              | V <sub>CC</sub> = 5.5 V, I <sub>C</sub><br>V <sub>I</sub> = V <sub>CC</sub> or GI | •                                                         | Outputs low      |     | 24                  | 30    |       | 30    |        | 30    | mA   |
|                  | 1 1 2 1 2 1 2 1                                                                   | <b>1</b> D                                                | Outputs disabled |     | 0.5                 | 250   |       | 250   |        | 250   | μΑ   |
|                  | V <sub>CC</sub> = 5.5 V,                                                          |                                                           | Outputs high     |     |                     | 1.5   |       | 1.5   |        | 1.5   |      |
| ΔICC§            | ΔI <sub>CC</sub> § One input at 3.4                                               |                                                           | Outputs low      |     |                     | 1.5   |       | 1.5   |        | 1.5   | mA   |
|                  | Other inputs at                                                                   | ner inputs at V <sub>CC</sub> or GND                      |                  |     |                     | 1.5   |       | 1.5   |        | 1.5   |      |
| Ci               | V <sub>I</sub> = 2.5 V or 0.5 V                                                   |                                                           |                  | 3.5 |                     |       |       |       |        | pF    |      |
| Co               | $V_0 = 2.5 \text{ V or } 0$                                                       | 0.5 V                                                     |                  |     | 6.5                 |       |       |       |        |       | pF   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply.



<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ .

<sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

<sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

## SN54ABT533, SN74ABT533A OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCBS186D - JANUARY 1991 - REVISED JANUARY 1997

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                             |             |                   | SN54A          | BT533 |     |      |
|-----------------|-----------------------------|-------------|-------------------|----------------|-------|-----|------|
|                 |                             |             | V <sub>CC</sub> = | = 5 V,<br>25°C | MIN   | MAX | UNIT |
|                 |                             |             | MIN               | MAX            |       |     |      |
| t <sub>W</sub>  | Pulse duration, LE high     |             | 3.3               |                | 3.3   |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | High or low | 2.1               |                | 2.1   |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | High or low | 1.5               |                | 1.5   |     | ns   |

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                             |             |                   | SN74AE         | 3T533A |     |      |
|-----------------|-----------------------------|-------------|-------------------|----------------|--------|-----|------|
|                 |                             |             | V <sub>CC</sub> : | = 5 V,<br>25°C | MIN    | MAX | UNIT |
|                 |                             |             | MIN               | MAX            |        |     |      |
| t <sub>W</sub>  | Pulse duration, LE high     |             | 3.3               |                | 3.3    |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | High or low | 2.1               |                | 2.1    |     | ns   |
| th              | Hold time, data after LE↓   | High or low | 2.1               |                | 2.1    |     | ns   |

switching characteristics over recommended ranges of supply voltage and operating free-air temperature,  $C_L = 50$  pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>(</sub> | CC = 5 \<br>4 = 25°C | /,<br>} | MIN | MAX | UNIT  |
|------------------|-----------------|----------------|----------------|----------------------|---------|-----|-----|-------|
|                  |                 |                | MIN            | TYP                  | MAX     |     |     |       |
| tpLH             | D               | Q              | 1.9            | 4.2                  | 5.4     | 1.9 | 6.7 | ns    |
| t <sub>PHL</sub> | В               | Q              | 3.1            | 4.9                  | 6.3     | 3.1 | 6.9 | 9 ''' |
| tpLH             | 1.5             | Q              | 2.7            | 4.9                  | 6.2     | 2.7 | 7.6 | ns    |
| t <sub>PHL</sub> | LE              | Q              | 3.5            | 5.4                  | 6.8     | 3.5 | 7.5 | 115   |
| <sup>t</sup> PZH | ŌĒ              | Q              | 1.6            | 3.7                  | 4.8     | 1.6 | 5.8 | 20    |
| tPZL             | OE .            | Q              | 2.4            | 4.2                  | 6.2     | 2.4 | 6.9 | ns    |
| t <sub>PHZ</sub> | ŌĒ              | Q              | 2.8            | 5.1                  | 6.2     | 2.8 | 7.2 | ne    |
| t <sub>PLZ</sub> | UE UE           | l Q            | 2              | 4.1                  | 6       | 2   | 6.9 | ns    |

## SN54ABT533, SN74ABT533A OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCBS186D - JANUARY 1991 - REVISED JANUARY 1997

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>(</sub> | CC = 5 V<br>4 = 25°C | /,<br>; | MIN | MAX | UNIT |
|------------------|-----------------|----------------|----------------|----------------------|---------|-----|-----|------|
|                  |                 |                | MIN            | TYP                  | MAX     |     |     |      |
| t <sub>PLH</sub> | D               | Q              | 1.7            | 4.2                  | 5.4     | 1.7 | 6.4 | ns   |
| t <sub>PHL</sub> | В               | Q Q            | 2.6            | 4.9                  | 6.3     | 2.6 | 6.6 | 115  |
| t <sub>PLH</sub> |                 | Q              | 2.7            | 4.9                  | 6.2     | 2.7 | 7.3 | 20   |
| t <sub>PHL</sub> | LE              | Q              | 3.5            | 5.4                  | 6.8     | 3.5 | 7.3 | ns   |
| <sup>t</sup> PZH | ŌĒ              | Q              | 1.6            | 3.7                  | 4.8     | 1.6 | 5.7 | 20   |
| tPZL             | OE .            | Q              | 2.4            | 4.2                  | 6.2     | 2.4 | 6.7 | ns   |
| <sup>t</sup> PHZ | ŌĒ              | Q              | 1.6            | 5.1                  | 6.2     | 1.6 | 6.9 | ns   |
| tPLZ             | J ∪E            |                | 2              | 4.1                  | 6       | 2   | 6.5 | 115  |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{Q}$  = 50  $\Omega$ ,  $t_{f}$   $\leq$  2.5 ns,  $t_{f}$   $\leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2009

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 5962-9584301Q2A  | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| 5962-9584301QRA  | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9584301QSA  | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | Call TI          | N / A for Pkg Type           |
| SN74ABT533ADBLE  | OBSOLETE              | SSOP            | DB                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| SN74ABT533ADBR   | ACTIVE                | SSOP            | DB                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADBRE4 | ACTIVE                | SSOP            | DB                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADBRG4 | ACTIVE                | SSOP            | DB                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADW    | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADWE4  | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADWG4  | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADWR   | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADWRE4 | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533ADWRG4 | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533AN     | ACTIVE                | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74ABT533ANE4   | ACTIVE                | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74ABT533APWLE  | OBSOLETE              | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| SN74ABT533APWR   | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533APWRE4 | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT533APWRG4 | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SNJ54ABT533FK    | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| SNJ54ABT533J     | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| SNJ54ABT533W     | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | Call TI          | N / A for Pkg Type           |

 $<sup>^{(1)}</sup>$  The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2009

at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ABT533:

Catalog: SN74ABT533

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

PACKAGE MATERIALS INFORMATION

www.ti.com 5-May-2011

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device Device  | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74ABT533ADBR | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74ABT533ADWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.0       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74ABT533APWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 5-May-2011



\*All dimensions are nominal

| 7 III GITTIOTOTOTO GEO TIOTTIITGE |                              |    |                                       |      |       |       |             |            |             |
|-----------------------------------|------------------------------|----|---------------------------------------|------|-------|-------|-------------|------------|-------------|
| Device                            | Package Type Package Drawing |    | Device Package Type Package Drawing P |      | Pins  | SPQ   | Length (mm) | Width (mm) | Height (mm) |
| SN74ABT533ADBR                    | SSOP                         | DB | 20                                    | 2000 | 346.0 | 346.0 | 33.0        |            |             |
| SN74ABT533ADWR                    | SOIC                         | DW | 20                                    | 2000 | 346.0 | 346.0 | 41.0        |            |             |
| SN74ABT533APWR                    | TSSOP                        | PW | 20                                    | 2000 | 346.0 | 346.0 | 33.0        |            |             |

## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## W (R-GDFP-F20)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil-Std 1835 GDFP2-F20



## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AC.



DW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

e2e.ti.com