

# HDMI2C1-6C1

Datasheet

# ESD protection and signal booster for HDMI source control stage interface



QFN\_18L 3.5 x 3.5 pitch 0.5 mm



### Product status link HDMI2C1-6C1

## **Features**

- For HDMI 1.4, 2.0 & 2.1 application, operating temperature from -40 to 85 °C
- 8 kV contact ESD protection on connector side (IEC 61000-4-2 level 4)
- Supports direct connection to low-voltage HDMI ASIC and/or CEC driver (down to 1.8 V)
- High integration level in 1 package
- DDC (I2C) link protection, bi-directional signal conditioning circuit and dynamic pull-up
- CEC bus protection, bi-directional level-shifter, backdrive protection, and independent structure from main power supply
- HEAC link protection and line matching
- HPD pull down, signal conditioning with level shifter and backdrive protection
- Short-circuit protection on 5V output
- Proposed in 500 µm pitch QFN 18L 3.5 x 3.5
- Benefits:
  - Minimal PCB footprint in tablet, set top box, game console and other consumer application
  - Protection of ultra-sensitive HDMI ASICs
  - Wake-up from stand-by through CEC bus
  - Ultra low power consumption in stand-by mode
  - Improved HDMI interface ruggedness and user experience
  - Long and/or poor quality cable support with dynamic pull-up on DDC bus
- Complies with the following standards:
  - Dedicated for HDMI 1.4, 2.0 and 2.1 version
  - IEC 61000-4-2 level 4
  - JESD22-A114D level 2

## **Applications**

Consumer and computer electronics HDMI Source device such as:

- Tablet, smartphone and notebook
- HD set-top boxes
- Game console
- DVD and Blu-Ray Disk systems
- PC graphic cards

## **Description**

The HDMI2C1-6C1 is an integrated ESD protection and signal conditioning device for control links of HDMI transmitters (Source).

This device is a simple solution that provides HDMI designers with an easy and fast way to reach full compliance with the stringent HDMI CTS on a wide temperature range.

HDMI logo and high-definition multimedia interface are trademarks or registered trademarks of HDMI licensing LLC.

# 1 Functional description

The HDMI2C1-6C1 is a fully integrated ESD protection and signal conditioning device for control stage of HDMI transmitters (Source).

The component offers two buffers, integrating signal conditioning dynamic pull-up on DDC bus for maximum system robustness and signal integrity. A bidirectional CEC block is integrated, able to wake-up the application from stand-by mode (all power supply off, except the CEC power supply).

The +5 V supplied to the cable is protect against accidental surge current and short circuit. All these features are provided in a 18 leads QFN package featuring natural PCB routing, cost optimization and saving space on the board.

The HDMI2C1-6C1 is a simple solution that provides HDMI designers with an easy and fast way to reach full compliance with the stringent HDMI CTS on a wide temperature range. STMicroelectronics proposes also a large range of high speed ESD protections and common mode filter (ECMF series) dedicated to the TMDS lanes giving the flexibility to the designer to filter and protect these (high speed video link against ESD strikes and EMC issues).



Figure 1. Pin configuration (bump side) pin out, top view

# 2 Application information

## 2.1 CEC line description

The DDC bus is described in the HDMI standards as the display data channel. The topology corresponds to an I2C bus that must be compliant with the I2C bus specification UM10204 revision 5 (October 2012). The DDC bus is made of 2 lines: data line (SDA) and clock line (SCL). It is used to create a point to point communication link from the source to the sink. EEDID and HDCP protocols are especially flowing through this link, making this I2C communication channel a key element in the HDMI application.

The DDC block integrated in the HDMI2C1-6C1 allows a bidirectional communication between the cable and the ASIC. It is fully compliant with the HDMI 2.0 standard (I2C bus specification) and its CTS. It is shifting the 5 V voltage from the cable (V5V\_OUT) down to the ASIC voltage level (VDD\_IC) that can be as low as 1.8 V.

The Figure 2. DDC buffer functional diagram (SCL and SDA lines) shows the functional diagram of the DDC block integrated in the HDMI2C1-6C1 device.



#### Figure 2. DDC buffer functional diagram (SCL and SDA lines)

The Figure 3. Simplified view of the electrical parameters of the DDC block illustrates the electrical parameter of the DDC block specified by the Table 7. DDC bus (SDA and SCL) line electrical characteristics ( $T_{amb}$  = 25 °C,  $V_{DD}$  <sub>5V</sub> = 5 V,  $V_{DD}$  <sub>IC</sub> = 1.8 V, unless otherwise specified).



#### Figure 3. Simplified view of the electrical parameters of the DDC block

The HDMI standard specifies that the max capacitance of the cable can reach up to 700 pF. Knowing that the max capacitance of the Sink input can reach up to 50 pF, this means that the I2C buffer must be able to drive a load capacitance up to 750 pF. On the other hand, the I2C standard specifies a maximum rise time (30%-70%) of the signal must be lower than 1µs in order to keep the signal integrity. Taking into account the max cable capacitance of 750 pF, it is not possible to guarantee a rise time lower than 1µs in worst case.

Therefore, a dynamic pull-up has been integrated at the output of SDA and SCL lines and synchronized with the I2C driver. This signal booster accelerates for a short period the charging time of the equivalent cable capacitance, allowing driving any HDMI cable.

The Figure 4. Benefit of the dynamic pull-up on the DDC bus illustrates the benefit of the dynamic pull-up integrated in the HDMI2C1-6C1 device.



#### Figure 4. Benefit of the dynamic pull-up on the DDC bus

In order to activate the DDC bus, both following conditions must be respected: VDD\_5V must be higher than the VDD\_ON threshold (see Table 3. Power supply characteristics ( $T_{amb} = 25 \,^{\circ}C$ )), and all inputs and outputs (SDA, SCL, SDA IC, SCL IC) must be set to a high level at the same time.

The DDC outputs (SCL and SDA on cable side) integrate a protection against ESD which is compliant with IEC61000-4-2 standard, level 4 (8 kV contact).

## 2.2 DDC bus description

The DDC bus is described in the HDMI standards as the display data channel. The topology corresponds to an I2C bus that must be compliant with the I2C bus specification UM10204 revision 5 (October 2012). The DDC bus is made of 2 lines: data line (SDA) and clock line (SCL). It is used to create a point to point communication link from the source to the sink. EEDID and HDCP protocols are especially flowing through this link, making this I2C communication channel a key element in the HDMI application.

The DDC block integrated in the HDMI2C1-6C1 allows a bidirectional communication between the cable and the ASIC. It is fully compliant with the HDMI 2.0 standard (I2C bus specification) and its CTS. It is shifting the 5 V voltage from the cable (V5V\_OUT) down to the ASIC voltage level (VDD\_IC) that can be as low as 1.8 V.

The Figure 2. DDC buffer functional diagram (SCL and SDA lines) shows the functional diagram of the DDC block integrated in the HDMI2C1-6C1 device.



#### Figure 2. DDC buffer functional diagram (SCL and SDA lines)

The Figure 3. Simplified view of the electrical parameters of the DDC block illustrates the electrical parameter of the DDC block specified by the Table 7. DDC bus (SDA and SCL) line electrical characteristics ( $T_{amb}$  = 25 °C,  $V_{DD}$  <sub>5V</sub> = 5 V,  $V_{DD}$  <sub>IC</sub> = 1.8 V, unless otherwise specified).





The HDMI standard specifies that the max capacitance of the cable can reach up to 700 pF. Knowing that the max capacitance of the Sink input can reach up to 50 pF, this means that the I2C buffer must be able to drive a load capacitance up to 750 pF. On the other hand, the I2C standard specifies a maximum rise time (30%-70%) of the signal must be lower than 1µs in order to keep the signal integrity. Taking into account the max cable capacitance of 750 pF, it is not possible to guarantee a rise time lower than 1µs in worst case.

Therefore, a dynamic pull-up has been integrated at the output of SDA and SCL lines and synchronized with the I2C driver. This signal booster accelerates for a short period the charging time of the equivalent cable capacitance, allowing driving any HDMI cable.

The Figure 4. Benefit of the dynamic pull-up on the DDC bus illustrates the benefit of the dynamic pull-up integrated in the HDMI2C1-6C1 device.



#### Figure 4. Benefit of the dynamic pull-up on the DDC bus

In order to activate the DDC bus, both following conditions must be respected: VDD\_5V must be higher than the VDD\_ON threshold (see Table 3. Power supply characteristics ( $T_{amb} = 25$  °C)), and all inputs and outputs (SDA, SCL, SDA IC, SCL IC) must be set to a high level at the same time.

The DDC outputs (SCL and SDA on cable side) integrate a protection against ESD which is compliant with IEC61000-4-2 standard, level 4 (8 kV contact).



## 2.3 HEAC link and HPD line description

The HDMI2C1-6C1 proposes a unique solution to manage and to protect both the HEAC and the HPD link. The shows an overview of the function diagram of the integrated block.



#### Figure 5. HEAC / HPD Utility functional block diagram

This block simplifies the design and the PCB layout of the HPD + HEAC functions. Simply connect the 2 pins from the HDMI connector to one side of the device, and then use the 3 dedicated outputs on the other side of the device to manage separately the HPD and the HEAC links.

Note that HEAC- and HEAC+ must be kept non connected when unused (to avoid to connect to GND when unused).

Both HPD and Utility inputs (cable side) integrate a protection against ESD which is compliant with IEC61000-4-2 standard, level 4 (8 kV contact)

#### **HPD** line description

The HPD line is described in the HDMI standards as the hot plug detect function. This line is used by the source device in order to detect if a sink device is connected through an HDMI cable.

The integrated HPD block is pulling down the line via a current source. When the input voltage is detected to be higher than a threshold level, the signal is converted into a high state level on the ASIC side, at the voltage level of the ASIC power supply VDD\_IC. Otherwise, CEC\_IC pin remains in low state.

The electrical parameters relevant to the HPD block and specified by the Table 6. HPD, HEAC, and utility line electrical characteristics ( $T_{amb} = 25 \text{ °C}$ ,  $V_{DD_{-}5V} = 5 \text{ V}$ , unless otherwise specified) are shown by the Figure 6. Simplified view of the electrical parameters of the HPD block.



#### Figure 6. Simplified view of the electrical parameters of the HPD block

#### **HEAC** link

The HEAC link is described in the HDMI 1.4 standards as the HDMI ethernet and audi return channel. It corresponds physically to one differential wired pair made of the Utility line and the HPD line. Two signals are transmitted through this link.

The first signal corresponds to the HDMI ethernet channel (HEC). The signal is transmitted in differential mode (bidirectional) through the HEAC link. It is specified by the 100Base-TX IEEE 802.3 standard (Fast Ethernet 100 Mbps over twisted pair). Therefore, the HEC integrates an ethernet link into the video cable, enabling IP-based applications over the HDMI cable.

The second signal corresponds to the audio return channel (ARC). The signal is transmitted in common mode (unidirectional, from sink to source) through the HEAC link. It is specified by the IEC 60958-1 standard. The ARC integrates an upstream audio capability, simplifying the cabling of the audiovisual equipment. It is no more necessary to use a coaxial cable from TV to audio amplifier.

The HDMI2C1-6C1 helps the designer to implement this high added value HEAC function in the application, protecting the link against the ESD with no disturbance of the signal. It provides 2 distinct outputs HEAC+ and HEAC in order to ease as much as possible the PCB layout.

Note that HEAC- and HEAC+ must be kept Non Connected when unused (to avoid to connect to GND when unused).

### 2.4 +5 V protection and fault line

The +5 V power supply that the source device has to provide to the HDMI cable is described by the HDMI standard. It must be protected against accidental short circuit that could occur on the cable side.

The HDMI2C1-6C1 device embeds a low drop current limiter. If an overcurrent is detected, the HDMI2C1-6C1 limits the current through the +5 V power supply. If the current is too high (short circuit), the device opens the +5V. Furthermore, the HDMI2C1-6C1 device embeds also an over temperature protection (OTP). If the internal

temperature of the device is reaching a too high value, the +5 V supply is opened in order to protect the application.

In case either the current limiter or the OTP is triggered, a logic signal is sent over the Fault line in order to inform the HDMI ASIC that an abnormal situation has been detected (option).

An under voltage lockout (UVLO) is also integrated in the block. It checks the main +5 V power supply state, and enable the +5V\_OUT only if the main power supply has reach a minimal value  $V_{DD}$  <sub>5V ON</sub>.

The Figure 7.5 V link functional diagram shows the functional diagram of the current limiter block.





To summarize, the short circuit protection and the over temperature protection features are providing a high robustness level of the application. On top of this, the fault line feature can be used in order to improve the user experience.

The 5V\_OUT pin integrates also a protection against ESD which is compliant with IEC61000-4-2 standard, level 4 (8 kV contact). The decoupling capacitance is mandatory accordingly to the power management state of the art.

## 2.5 Application block diagrams

The Figure 8 shows an application block diagram proposal, with all possible options implemented.

The diagram shows that the CEC driver can be totally independent from the HDMI ASIC. By this way, even if the +5V power supply and/or if the HDMI ASIC is sleeping in stand-by mode, the CEC bus is still active in low power mode. By this way, the designer has then the tools to optimize the power consumption of the global application in stand-by mode, and in the same time, has the possibility to implement a smart wake-up through the CEC bus enhancing the final user experience.



#### Figure 8. Application block diagram

#### Table 1. External component recommendations

| Ref.     | Typical value                  | Comment                                                                                  |
|----------|--------------------------------|------------------------------------------------------------------------------------------|
| R1       | 27 kΩ                          | Pull-up resistance on CEC bus, specified by the HDMI standard                            |
| R2, R3   | 1.8 kΩ                         | Pull-up resistance on DDC bus, specified by the HDMI standard                            |
| R4, R5   | 10 kΩ                          | Pull-up resistance on DDC bus, ASIC side, value selected to be compliant with I2C levels |
| R6       | 270 k $\Omega$ to 1 M $\Omega$ | Pull-up resistance on CEC line, ASIC side.                                               |
| R7       | 10 kΩ                          | Pull-up resistance on FAULT line (option)                                                |
| D1       | BAT54                          | Small Schottky diode blocking backdrive current flowing toward the VDD_CEC supply        |
| C1 to C5 | 100 nF                         | Decoupling capacitance on power supplies                                                 |

#### Note:

SCL\_IC, SDA\_IC and CEC\_IC have to be driven with an ASIC working with open drain outputs.

#### Figure 9. Pin numbering



# **3 Electrical characteristics**

| Symbol                                                                                    | Parameter                                       | Test conditions   | Value             | Unit |
|-------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------|-------------------|------|
|                                                                                           | ESD discharge on HDMI cable side (pins 8 to 16) | Contact discharge | ±8 <sup>(1)</sup> | kV   |
| V <sub>PP_BUS</sub>                                                                       | IEC 61000-4-2 level 4                           | Air discharge     | ±15               | κv   |
|                                                                                           | ESD discharge (all pins)                        | Contact discharge | ±2                | kV   |
| V <sub>PP_IC</sub>                                                                        | HBM -JESD22-A114D, level 2                      | Air discharge     | ±2                | κv   |
| T <sub>STG</sub>                                                                          | Storage temperature range                       | -55 to +150       | °C                |      |
| T <sub>OP</sub>                                                                           | Operating temperature range                     |                   | -40 to +85        | °C   |
| TL                                                                                        | Maximum lead temperature                        |                   | 260               | °C   |
| V <sub>DD_5V</sub> , V <sub>DD_IC</sub> ,<br>V <sub>DD_CEC</sub> , V <sub>DD_CEC_IC</sub> | Supply voltages                                 |                   | 6                 | V    |
| Inputs                                                                                    | Logical input min / max voltage range           | -0.3 to 6         | V                 |      |

#### Table 2. Absolute maximum ratings (limiting values)

1. With a 1  $\mu$ F low ESR capacitor connected to the 5V\_OUT pin

| Table 3. Power suppl | y characteristics | (T <sub>amb</sub> = 25 °C) |
|----------------------|-------------------|----------------------------|
|----------------------|-------------------|----------------------------|

| Symbol                               | Parameter Test conditions                                |                                                                                                                                | Value |      |      | 1114 |
|--------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| Symbol                               | rest conditions                                          | Min.                                                                                                                           | Тур.  | Max. | Unit |      |
| $V_{DD\_CEC}$                        | CEC supply voltag                                        | e, bus side                                                                                                                    | 2.97  | 3.3  | 3.63 | V    |
| V <sub>DD_CEC_IC</sub>               | CEC supply voltag                                        | le, IC side                                                                                                                    | 1.62  |      | 3.63 | V    |
| V <sub>DD_IC</sub>                   | Low-voltage ASIC                                         | supply voltage                                                                                                                 | 1.62  |      | 3.63 | V    |
| V <sub>DD_5V</sub>                   | 5 V input supply vo                                      | oltage range                                                                                                                   | 4.9   | 5.0  | 5.3  | kV   |
| V <sub>DD_5V_ON</sub> <sup>(1)</sup> | +5 V power on res                                        | et                                                                                                                             | 3.5   | 3.8  | 4.1  | °C   |
| V <sub>DD_5V_ON</sub>                | CEC power on res                                         | et                                                                                                                             | 2.6   | 2.8  | 2.95 | V    |
| I <sub>QS_5V</sub>                   | Quiescent                                                | V <sub>DD_5V</sub> = 5 V, V <sub>DD_IC</sub> = 1.8<br>V, V <sub>DD_CEC</sub> = 3.3 V,<br>V <sub>DD_CEC_IC</sub> = 1.8 V, idle- |       |      | 600  |      |
| I <sub>QS_IC</sub>                   | currents on<br>V <sub>DD 5V</sub> , V <sub>DD IC</sub> , |                                                                                                                                |       |      | 75   |      |
| I <sub>QS_CEC</sub>                  | V <sub>DD_CEC</sub> ,                                    | state on CEC and DDC<br>links, HPD and 5V_OUT                                                                                  |       |      | 200  | μA   |
| I <sub>QS_CEC_IC</sub>               | V <sub>DD_CEC_IC</sub>                                   | links open                                                                                                                     |       |      | 40   |      |
| R <sub>th</sub>                      | Junction to<br>ambient thermal<br>resistance             | Copper heatsink as shown by Figure 15                                                                                          |       | 70   |      | °C/W |
| T <sub>SD</sub>                      | Thermal Shutdown threshold                               |                                                                                                                                | 120   |      | 150  | °C   |
| P <sub>TOTAL_SB</sub>                | Standby conditions                                       | V <sub>DD_5V</sub> = V <sub>DD_IC</sub> = 0 V,<br>V <sub>DD_CEC</sub> = 3.3 V,<br>V <sub>DD_CEC_IC</sub> = 3.3 V               |       |      | 0.8  | mW   |

1. In order to activate the DDC lines functional block the 3 following conditions have to be met:

- VDD\_5V has to reach the VDD\_ON threshold
- The inputs and outputs of the bidirectional level shifters must be set to a high level after the power-on
- The HPD line has to be activated one time

| Symbol                 | Parameter Test conditions                      |                                                                                                                                         | Value |      |                   | 11 |
|------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------------------|----|
|                        | lest conditions -                              | Min.                                                                                                                                    | Тур.  | Max. | Unit              |    |
| V <sub>Tup_CEC</sub>   | Upward input voltage                           | e threshold on bus side                                                                                                                 |       |      | 2.0               | V  |
| V <sub>Tdown_CEC</sub> | Downward input volt                            | age threshold on bus side                                                                                                               | 0.8   |      |                   | V  |
| V <sub>HYST_CEC</sub>  | Input hysteresis on t                          | ous side                                                                                                                                |       | 0.4  |                   | V  |
| T <sub>RISE_CEC</sub>  | Output rise-time (10% to 90%)                  | R <sub>UP CEC</sub> = 14.1 kΩ <sup>(1)</sup> ,                                                                                          |       |      | 250               | μs |
| T <sub>FALL_CEC</sub>  | Output fall-time<br>(90% to 10%)               | CCEC_CABLE = 7.9 nF <sup>(1)</sup>                                                                                                      |       |      | 50                | μs |
| IOFF_CEC               | Leakage current in powered-off state           | V <sub>DD_5V</sub> = 0 V, V <sub>DD_IC</sub> = 0<br>V, V <sub>DD_CEC</sub> = 3.3                                                        |       |      | 1.8               | μA |
| VIL_CEC_IC             | Input low level on IC side                     |                                                                                                                                         | 0.5   |      |                   | V  |
|                        | Input high level on                            | V <sub>DD_CEC_IC</sub> = 1.8 V                                                                                                          |       |      | 1.5               | V  |
| VIH_CEC_IC             | IC side                                        | $V_{DD\_CEC\_IC} = 3.3 V$                                                                                                               |       |      | 1.9               | V  |
| R <sub>ON_CEC</sub>    | On resistance<br>across CEC and<br>CEC_IC pins | CEC pin to 0 V                                                                                                                          |       |      | 100               | Ω  |
| C <sub>IN_CEC</sub>    | Input capacitance<br>on CEC link               | $V_{DD_{5V}} = 0 V, V_{DD_{CEC}} = 0$<br>V,V <sub>DD_IC</sub> = 0 V, V <sub>BIAS</sub> = 0<br>V, f = 1 MHz, V <sub>OSC</sub> = 30<br>mV |       | 25   | 30 <sup>(2)</sup> | pF |

# Table 4. CEC electrical characteristics (T<sub>amb</sub> = 25 °C, V<sub>DD\_CEC</sub> = 3.3 V, V<sub>DD\_CEC\_IC</sub> = 1.8 V, unless otherwise specified)

1. Test conditions are compliant with worst case CEC specification:

Correspond to two 27 kΩ +5% pull-up resistances in parallel (compliant with HDMI CTS)

• Max capacitance corresponding to 9 equipment chained on the CEC bus

2. Maximum capacitance allowed at connector output is 200 pF in HDMI 1.4 specification

# Table 5. HDMI 5V\_OUT current limiter electrical characteristics ( $T_{amb}$ = 25 °C, $V_{DD_{5V}}$ = 5 V, unless<br/>otherwise specified)

| Symbol               | Parameter              | Test conditions   | Value |      |                    | Unit |
|----------------------|------------------------|-------------------|-------|------|--------------------|------|
| Symbol               | Falameter              |                   | Min.  | Тур. | Max.               | Onit |
| V <sub>DROP</sub>    | Drop-out voltage       | I5V_OUT = 55mA    | 20    | 50   | 95 <sup>(1)</sup>  | mV   |
| I <sub>5V_OUT</sub>  | Output current         | V5V_OUT = 0V      | 55    |      | 115 <sup>(2)</sup> | mA   |
| V <sub>L_FAULT</sub> | Low level on FAULT pin | RPU_FAULT = 10 kΩ |       |      | 0.3                | V    |

1. HDMI 1.4 specification requires a maximum of 100mV voltage-drop

2. Maximum allowed output current is 500 mA when a sink is powered off in HDMI 1.4 specification

| Symbol Parameter                               | Devementer                        | Test conditions                                                         | Value |      |      | Unit |
|------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------|-------|------|------|------|
|                                                | Parameter                         | Test conditions                                                         | Min.  | Тур. | Max. | Unit |
| I <sub>PULL_DOWN</sub>                         | Pull-down current in<br>HPD block |                                                                         |       | 15   | 25   | μA   |
| V <sub>TH_HPD</sub>                            | HPD input low-level               |                                                                         | 1.0   |      | 1.7  | V    |
| C <sub>IN_HPD</sub><br>C <sub>IN_Utility</sub> | Input capacitance                 | $V_{DD_{5V}} = 0 V, V_{BIAS} = 0$<br>V, f = 1 MHz, $V_{OSC} = 30$<br>mV |       | 21   | 25   | pF   |
| f <sub>CUT_HEAC</sub>                          | Cut-off frequency of HEAC bus     | Single ended mode                                                       |       | 200  |      |      |

# Table 6. HPD, HEAC, and utility line electrical characteristics(T<sub>amb</sub> = 25 °C, V<sub>DD\_5V</sub> = 5 V, unless otherwisespecified)

# Table 7. DDC bus (SDA and SCL) line electrical characteristics ( $T_{amb}$ = 25 °C, $V_{DD_5V}$ = 5 V, $V_{DD_1C}$ = 1.8 V,unless otherwise specified)

| Symbol                 | D Parameter Test conditions                       | Value                                                                                        |      |      | - Unit            |                     |
|------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|-------------------|---------------------|
| Symbol                 | Parameter                                         | Test conditions                                                                              | Min. | Тур. | Max.              |                     |
| V <sub>Tup_BUS</sub>   | Upward input voltage                              | threshold on bus side                                                                        |      |      | 3.5               | V                   |
| V <sub>Tdown_BUS</sub> | Downward input voltag                             | ge threshold on bus side                                                                     | 1.5  |      |                   | V                   |
| V <sub>HYST_BUS</sub>  | Input hysteresis on bu                            | s side                                                                                       | 1.0  |      | 1.3               | V                   |
| V <sub>OL_BUS</sub>    |                                                   | Current sunk by SDA pin is 3 mA                                                              |      |      | 0.35              | V                   |
| T <sub>RISE_BUS</sub>  | Output rise-time<br>(30%-70%)                     | $C_{BUS}$ = 750 pF <sup>(1)</sup> , R <sub>U</sub> P =<br>2 kΩ // 47 kΩ + 10% <sup>(2)</sup> |      |      | 500               | ns                  |
| T <sub>FALL_BUS</sub>  | Output fall-time<br>(70%-30%)                     |                                                                                              |      |      | 50                | ns                  |
| V <sub>Tup_IC</sub>    | Upward input voltage threshold on IC side         |                                                                                              | 55   | 60   | 65                | %V <sub>DD_IC</sub> |
| V <sub>Tdown_IC</sub>  | Downward input<br>voltage threshold on<br>IC side |                                                                                              | 35   | 40   | 45                | %V <sub>DD_IC</sub> |
| V <sub>OL_IC</sub>     | Output low-level on IC side                       | Current sunk by SDA_IC<br>pin, SCL_IC pins is 500<br>µA                                      |      |      | 20                | %V <sub>DD_IC</sub> |
| C <sub>IN_DDC</sub>    | Input capacitance on DDC link                     |                                                                                              |      | 27   | 32 <sup>(3)</sup> |                     |

1. Maximum load capacitance allowed on I2C entire link (cable plus connector) is 750pF in HDMI 1.4 specification.

2. Two pull-up resistors in parallel (sink 47 k $\Omega$  + source 2 k $\Omega$ ).

3. Maximum capacitance allowed at connector output is 50pF in HDMI 1.4 specification





#### Figure 10. CEC typical waveforms (IC to cable communication)









#### Figure 12. DDC typical waveforms (IC to cable communication)









### Figure 15. HEAC single ended mode typical waveform



# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 4.1 QFN package information



Figure 16. QFN package outline



|      | Dimensions  |      |      |  |  |  |
|------|-------------|------|------|--|--|--|
| Ref. | Millimeters |      |      |  |  |  |
|      | Min.        | Тур. | Max. |  |  |  |
| А    | 0.51        | 0.55 | 0.60 |  |  |  |
| A1   | 0.00        | 0.02 | 0.05 |  |  |  |
| b    | 0.18        | 0.25 | 0.30 |  |  |  |
| D    |             | 3.50 |      |  |  |  |
| D2   | 1.99        | 2.14 | 2.24 |  |  |  |
| E    |             | 3.50 |      |  |  |  |
| E2   | 1.99        | 2.14 | 2.24 |  |  |  |
| е    |             | 0.50 |      |  |  |  |
| L    | 0.30        | 0.40 | 0.50 |  |  |  |
| К    | 0.20        |      |      |  |  |  |

#### Table 8. 0201 package mechanical data

Figure 17. QFN footprint recommendation (dimensions in mm)





# 5 Ordering information

#### Figure 18. Ordering information scheme



#### Table 9. Ordering information

| Order code  | Marking | Package | Weight | Base qty. | Delivery mode |
|-------------|---------|---------|--------|-----------|---------------|
| HDMI2C1-6C1 | tbd     | QFN     | tbd    | tbd       | tbd           |

Note:

More information is available in AN2348 application note :

STMicroelectronics 400 micro-meter Flip Chip: package description and recommendation for use

# **Revision history**

### Table 10. Document revision history

| Date        | Revision | Changes                                    |
|-------------|----------|--------------------------------------------|
| 25-Jul-2014 | 1        | Initial release.                           |
| 10-Aug-2018 | 2        | Minor text changes to improve readability. |
| 15-May-2019 | 3        | Updated Figure 18.                         |



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved